1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdbool.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <arch.h> 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <drivers/arm/gicv3.h> 13*91f16700Schasinglulu #include <lib/mmio.h> 14*91f16700Schasinglulu #include <lib/psci/psci.h> 15*91f16700Schasinglulu 16*91f16700Schasinglulu #include <plat_imx8.h> 17*91f16700Schasinglulu #include <sci/sci.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #include "../../common/sci/imx8_mu.h" 20*91f16700Schasinglulu 21*91f16700Schasinglulu static const int ap_core_index[PLATFORM_CORE_COUNT] = { 22*91f16700Schasinglulu SC_R_A35_0, SC_R_A35_1, SC_R_A35_2, SC_R_A35_3 23*91f16700Schasinglulu }; 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* save gic dist/redist context when GIC is power down */ 26*91f16700Schasinglulu static struct plat_gic_ctx imx_gicv3_ctx; 27*91f16700Schasinglulu static unsigned int gpt_lpcg, gpt_reg[2]; 28*91f16700Schasinglulu 29*91f16700Schasinglulu static void imx_enable_irqstr_wakeup(void) 30*91f16700Schasinglulu { 31*91f16700Schasinglulu uint32_t irq_mask; 32*91f16700Schasinglulu gicv3_dist_ctx_t *dist_ctx = &imx_gicv3_ctx.dist_ctx; 33*91f16700Schasinglulu 34*91f16700Schasinglulu /* put IRQSTR into ON mode */ 35*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON); 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* enable the irqsteer to handle wakeup irq */ 38*91f16700Schasinglulu mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x1); 39*91f16700Schasinglulu for (int i = 0; i < 15; i++) { 40*91f16700Schasinglulu irq_mask = dist_ctx->gicd_isenabler[i]; 41*91f16700Schasinglulu mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x3c - 0x4 * i, irq_mask); 42*91f16700Schasinglulu } 43*91f16700Schasinglulu 44*91f16700Schasinglulu /* set IRQSTR low power mode */ 45*91f16700Schasinglulu if (imx_is_wakeup_src_irqsteer()) 46*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_STBY); 47*91f16700Schasinglulu else 48*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF); 49*91f16700Schasinglulu } 50*91f16700Schasinglulu 51*91f16700Schasinglulu static void imx_disable_irqstr_wakeup(void) 52*91f16700Schasinglulu { 53*91f16700Schasinglulu /* Put IRQSTEER back to ON mode */ 54*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_ON); 55*91f16700Schasinglulu 56*91f16700Schasinglulu /* disable the irqsteer */ 57*91f16700Schasinglulu mmio_write_32(IMX_WUP_IRQSTR_BASE, 0x0); 58*91f16700Schasinglulu for (int i = 0; i < 16; i++) 59*91f16700Schasinglulu mmio_write_32(IMX_WUP_IRQSTR_BASE + 0x4 + 0x4 * i, 0x0); 60*91f16700Schasinglulu 61*91f16700Schasinglulu /* Put IRQSTEER into OFF mode */ 62*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_IRQSTR_SCU2, SC_PM_PW_MODE_OFF); 63*91f16700Schasinglulu } 64*91f16700Schasinglulu 65*91f16700Schasinglulu int imx_pwr_domain_on(u_register_t mpidr) 66*91f16700Schasinglulu { 67*91f16700Schasinglulu int ret = PSCI_E_SUCCESS; 68*91f16700Schasinglulu unsigned int cpu_id; 69*91f16700Schasinglulu 70*91f16700Schasinglulu cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 71*91f16700Schasinglulu 72*91f16700Schasinglulu printf("imx_pwr_domain_on cpu_id %d\n", cpu_id); 73*91f16700Schasinglulu 74*91f16700Schasinglulu if (sc_pm_set_resource_power_mode(ipc_handle, ap_core_index[cpu_id], 75*91f16700Schasinglulu SC_PM_PW_MODE_ON) != SC_ERR_NONE) { 76*91f16700Schasinglulu ERROR("core %d power on failed!\n", cpu_id); 77*91f16700Schasinglulu ret = PSCI_E_INTERN_FAIL; 78*91f16700Schasinglulu } 79*91f16700Schasinglulu 80*91f16700Schasinglulu if (sc_pm_cpu_start(ipc_handle, ap_core_index[cpu_id], 81*91f16700Schasinglulu true, BL31_BASE) != SC_ERR_NONE) { 82*91f16700Schasinglulu ERROR("boot core %d failed!\n", cpu_id); 83*91f16700Schasinglulu ret = PSCI_E_INTERN_FAIL; 84*91f16700Schasinglulu } 85*91f16700Schasinglulu 86*91f16700Schasinglulu return ret; 87*91f16700Schasinglulu } 88*91f16700Schasinglulu 89*91f16700Schasinglulu void imx_pwr_domain_on_finish(const psci_power_state_t *target_state) 90*91f16700Schasinglulu { 91*91f16700Schasinglulu plat_gic_pcpu_init(); 92*91f16700Schasinglulu plat_gic_cpuif_enable(); 93*91f16700Schasinglulu } 94*91f16700Schasinglulu 95*91f16700Schasinglulu int imx_validate_ns_entrypoint(uintptr_t ns_entrypoint) 96*91f16700Schasinglulu { 97*91f16700Schasinglulu return PSCI_E_SUCCESS; 98*91f16700Schasinglulu } 99*91f16700Schasinglulu 100*91f16700Schasinglulu void imx_pwr_domain_off(const psci_power_state_t *target_state) 101*91f16700Schasinglulu { 102*91f16700Schasinglulu u_register_t mpidr = read_mpidr_el1(); 103*91f16700Schasinglulu unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 104*91f16700Schasinglulu 105*91f16700Schasinglulu plat_gic_cpuif_disable(); 106*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 107*91f16700Schasinglulu SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_NONE); 108*91f16700Schasinglulu printf("turn off core:%d\n", cpu_id); 109*91f16700Schasinglulu } 110*91f16700Schasinglulu 111*91f16700Schasinglulu void imx_domain_suspend(const psci_power_state_t *target_state) 112*91f16700Schasinglulu { 113*91f16700Schasinglulu u_register_t mpidr = read_mpidr_el1(); 114*91f16700Schasinglulu unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 115*91f16700Schasinglulu 116*91f16700Schasinglulu if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL0])) { 117*91f16700Schasinglulu plat_gic_cpuif_disable(); 118*91f16700Schasinglulu sc_pm_set_cpu_resume(ipc_handle, ap_core_index[cpu_id], true, BL31_BASE); 119*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 120*91f16700Schasinglulu SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_GIC); 121*91f16700Schasinglulu } else { 122*91f16700Schasinglulu dsb(); 123*91f16700Schasinglulu write_scr_el3(read_scr_el3() | SCR_FIQ_BIT); 124*91f16700Schasinglulu isb(); 125*91f16700Schasinglulu } 126*91f16700Schasinglulu 127*91f16700Schasinglulu if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL1])) 128*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_OFF); 129*91f16700Schasinglulu 130*91f16700Schasinglulu if (is_local_state_retn(target_state->pwr_domain_state[PLAT_MAX_PWR_LVL])) { 131*91f16700Schasinglulu plat_gic_cpuif_disable(); 132*91f16700Schasinglulu 133*91f16700Schasinglulu /* save gic context */ 134*91f16700Schasinglulu plat_gic_save(cpu_id, &imx_gicv3_ctx); 135*91f16700Schasinglulu /* enable the irqsteer for wakeup */ 136*91f16700Schasinglulu imx_enable_irqstr_wakeup(); 137*91f16700Schasinglulu 138*91f16700Schasinglulu /* Save GPT clock and registers, then turn off its power */ 139*91f16700Schasinglulu gpt_lpcg = mmio_read_32(IMX_GPT0_LPCG_BASE); 140*91f16700Schasinglulu gpt_reg[0] = mmio_read_32(IMX_GPT0_BASE); 141*91f16700Schasinglulu gpt_reg[1] = mmio_read_32(IMX_GPT0_BASE + 0x4); 142*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_OFF); 143*91f16700Schasinglulu 144*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_OFF); 145*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR, 146*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF); 147*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU, 148*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF); 149*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT, 150*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_OFF); 151*91f16700Schasinglulu 152*91f16700Schasinglulu /* Put GIC in OFF mode. */ 153*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_OFF); 154*91f16700Schasinglulu sc_pm_set_cpu_resume(ipc_handle, ap_core_index[cpu_id], true, BL31_BASE); 155*91f16700Schasinglulu if (imx_is_wakeup_src_irqsteer()) 156*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 157*91f16700Schasinglulu SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_IRQSTEER); 158*91f16700Schasinglulu else 159*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 160*91f16700Schasinglulu SC_PM_PW_MODE_OFF, SC_PM_WAKE_SRC_SCU); 161*91f16700Schasinglulu } 162*91f16700Schasinglulu } 163*91f16700Schasinglulu 164*91f16700Schasinglulu void imx_domain_suspend_finish(const psci_power_state_t *target_state) 165*91f16700Schasinglulu { 166*91f16700Schasinglulu u_register_t mpidr = read_mpidr_el1(); 167*91f16700Schasinglulu unsigned int cpu_id = MPIDR_AFFLVL0_VAL(mpidr); 168*91f16700Schasinglulu 169*91f16700Schasinglulu if (is_local_state_retn(target_state->pwr_domain_state[PLAT_MAX_PWR_LVL])) { 170*91f16700Schasinglulu MU_Resume(SC_IPC_BASE); 171*91f16700Schasinglulu 172*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, ap_core_index[cpu_id], SC_PM_PW_MODE_ON); 173*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 174*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC); 175*91f16700Schasinglulu 176*91f16700Schasinglulu /* Put GIC back to high power mode. */ 177*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_GIC, SC_PM_PW_MODE_ON); 178*91f16700Schasinglulu 179*91f16700Schasinglulu /* restore gic context */ 180*91f16700Schasinglulu plat_gic_restore(cpu_id, &imx_gicv3_ctx); 181*91f16700Schasinglulu 182*91f16700Schasinglulu /* Turn on GPT power and restore its clock and registers */ 183*91f16700Schasinglulu sc_pm_set_resource_power_mode(ipc_handle, SC_R_GPT_0, SC_PM_PW_MODE_ON); 184*91f16700Schasinglulu sc_pm_clock_enable(ipc_handle, SC_R_GPT_0, SC_PM_CLK_PER, true, 0); 185*91f16700Schasinglulu mmio_write_32(IMX_GPT0_BASE, gpt_reg[0]); 186*91f16700Schasinglulu mmio_write_32(IMX_GPT0_BASE + 0x4, gpt_reg[1]); 187*91f16700Schasinglulu mmio_write_32(IMX_GPT0_LPCG_BASE, gpt_lpcg); 188*91f16700Schasinglulu 189*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON); 190*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR, 191*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 192*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU, 193*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 194*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT, 195*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 196*91f16700Schasinglulu 197*91f16700Schasinglulu /* disable the irqsteer wakeup */ 198*91f16700Schasinglulu imx_disable_irqstr_wakeup(); 199*91f16700Schasinglulu 200*91f16700Schasinglulu plat_gic_cpuif_enable(); 201*91f16700Schasinglulu } 202*91f16700Schasinglulu 203*91f16700Schasinglulu if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL1])) 204*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON); 205*91f16700Schasinglulu 206*91f16700Schasinglulu if (is_local_state_off(target_state->pwr_domain_state[MPIDR_AFFLVL0])) { 207*91f16700Schasinglulu sc_pm_req_cpu_low_power_mode(ipc_handle, ap_core_index[cpu_id], 208*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_WAKE_SRC_GIC); 209*91f16700Schasinglulu plat_gic_cpuif_enable(); 210*91f16700Schasinglulu } else { 211*91f16700Schasinglulu write_scr_el3(read_scr_el3() & (~SCR_FIQ_BIT)); 212*91f16700Schasinglulu isb(); 213*91f16700Schasinglulu } 214*91f16700Schasinglulu } 215*91f16700Schasinglulu 216*91f16700Schasinglulu static const plat_psci_ops_t imx_plat_psci_ops = { 217*91f16700Schasinglulu .pwr_domain_on = imx_pwr_domain_on, 218*91f16700Schasinglulu .pwr_domain_on_finish = imx_pwr_domain_on_finish, 219*91f16700Schasinglulu .validate_ns_entrypoint = imx_validate_ns_entrypoint, 220*91f16700Schasinglulu .system_off = imx_system_off, 221*91f16700Schasinglulu .system_reset = imx_system_reset, 222*91f16700Schasinglulu .pwr_domain_off = imx_pwr_domain_off, 223*91f16700Schasinglulu .pwr_domain_suspend = imx_domain_suspend, 224*91f16700Schasinglulu .pwr_domain_suspend_finish = imx_domain_suspend_finish, 225*91f16700Schasinglulu .get_sys_suspend_power_state = imx_get_sys_suspend_power_state, 226*91f16700Schasinglulu .validate_power_state = imx_validate_power_state, 227*91f16700Schasinglulu }; 228*91f16700Schasinglulu 229*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint, 230*91f16700Schasinglulu const plat_psci_ops_t **psci_ops) 231*91f16700Schasinglulu { 232*91f16700Schasinglulu imx_mailbox_init(sec_entrypoint); 233*91f16700Schasinglulu *psci_ops = &imx_plat_psci_ops; 234*91f16700Schasinglulu 235*91f16700Schasinglulu /* make sure system sources power ON in low power mode by default */ 236*91f16700Schasinglulu sc_pm_req_low_power_mode(ipc_handle, SC_R_A35, SC_PM_PW_MODE_ON); 237*91f16700Schasinglulu 238*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_DDR, 239*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 240*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_MU, 241*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 242*91f16700Schasinglulu sc_pm_req_sys_if_power_mode(ipc_handle, SC_R_A35, SC_PM_SYS_IF_INTERCONNECT, 243*91f16700Schasinglulu SC_PM_PW_MODE_ON, SC_PM_PW_MODE_ON); 244*91f16700Schasinglulu 245*91f16700Schasinglulu return 0; 246*91f16700Schasinglulu } 247