1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2018-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <lib/utils_def.h> 8*91f16700Schasinglulu #include <plat/common/common_def.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 11*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 12*91f16700Schasinglulu 13*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x800 14*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE 64 15*91f16700Schasinglulu 16*91f16700Schasinglulu #define PLAT_PRIMARY_CPU U(0x0) 17*91f16700Schasinglulu #define PLATFORM_MAX_CPU_PER_CLUSTER U(4) 18*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 19*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 20*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 21*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define IMX_PWR_LVL0 MPIDR_AFFLVL0 24*91f16700Schasinglulu #define IMX_PWR_LVL1 MPIDR_AFFLVL1 25*91f16700Schasinglulu #define IMX_PWR_LVL2 MPIDR_AFFLVL2 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define PWR_DOMAIN_AT_MAX_LVL U(1) 28*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(2) 29*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(4) 30*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define PLAT_WAIT_RET_STATE PLAT_MAX_RET_STATE 33*91f16700Schasinglulu #define PLAT_WAIT_OFF_STATE U(2) 34*91f16700Schasinglulu #define PLAT_STOP_OFF_STATE U(3) 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define BL31_BASE U(0x910000) 37*91f16700Schasinglulu #define BL31_SIZE SZ_64K 38*91f16700Schasinglulu #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 39*91f16700Schasinglulu 40*91f16700Schasinglulu /* non-secure uboot base */ 41*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET U(0x40200000) 42*91f16700Schasinglulu #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000) 43*91f16700Schasinglulu 44*91f16700Schasinglulu /* GICv3 base address */ 45*91f16700Schasinglulu #define PLAT_GICD_BASE U(0x38800000) 46*91f16700Schasinglulu #define PLAT_GICR_BASE U(0x38880000) 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 49*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 50*91f16700Schasinglulu 51*91f16700Schasinglulu #ifdef SPD_trusty 52*91f16700Schasinglulu #define MAX_XLAT_TABLES 5 53*91f16700Schasinglulu #define MAX_MMAP_REGIONS 15 54*91f16700Schasinglulu #else 55*91f16700Schasinglulu #define MAX_XLAT_TABLES 4 56*91f16700Schasinglulu #define MAX_MMAP_REGIONS 14 57*91f16700Schasinglulu #endif 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define HAB_RVT_BASE U(0x00000880) /* HAB_RVT for i.MX8MQ */ 60*91f16700Schasinglulu 61*91f16700Schasinglulu #define IMX_BOOT_UART_CLK_IN_HZ 25000000 /* Select 25Mhz oscillator */ 62*91f16700Schasinglulu #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE 63*91f16700Schasinglulu #define PLAT_CRASH_UART_CLK_IN_HZ 25000000 64*91f16700Schasinglulu #define IMX_CONSOLE_BAUDRATE 115200 65*91f16700Schasinglulu 66*91f16700Schasinglulu #define IMX_AIPS_BASE U(0x30200000) 67*91f16700Schasinglulu #define IMX_AIPS_SIZE U(0xC00000) 68*91f16700Schasinglulu #define IMX_AIPS1_BASE U(0x30200000) 69*91f16700Schasinglulu #define IMX_AIPS3_ARB_BASE U(0x30800000) 70*91f16700Schasinglulu #define IMX_OCOTP_BASE U(0x30350000) 71*91f16700Schasinglulu #define IMX_ANAMIX_BASE U(0x30360000) 72*91f16700Schasinglulu #define IMX_CCM_BASE U(0x30380000) 73*91f16700Schasinglulu #define IMX_SRC_BASE U(0x30390000) 74*91f16700Schasinglulu #define IMX_GPC_BASE U(0x303a0000) 75*91f16700Schasinglulu #define IMX_RDC_BASE U(0x303d0000) 76*91f16700Schasinglulu #define IMX_CSU_BASE U(0x303e0000) 77*91f16700Schasinglulu #define IMX_WDOG_BASE U(0x30280000) 78*91f16700Schasinglulu #define IMX_SNVS_BASE U(0x30370000) 79*91f16700Schasinglulu #define IMX_NOC_BASE U(0x32700000) 80*91f16700Schasinglulu #define IMX_TZASC_BASE U(0x32F80000) 81*91f16700Schasinglulu #define IMX_CAAM_BASE U(0x30900000) 82*91f16700Schasinglulu #define IMX_IOMUX_GPR_BASE U(0x30340000) 83*91f16700Schasinglulu #define IMX_DDRC_BASE U(0x3d400000) 84*91f16700Schasinglulu #define IMX_DDRPHY_BASE U(0x3c000000) 85*91f16700Schasinglulu #define IMX_DDR_IPS_BASE U(0x3d000000) 86*91f16700Schasinglulu #define IMX_DDR_IPS_SIZE U(0x1800000) 87*91f16700Schasinglulu #define IMX_DRAM_BASE U(0x40000000) 88*91f16700Schasinglulu #define IMX_DRAM_SIZE U(0xc0000000) 89*91f16700Schasinglulu 90*91f16700Schasinglulu #define IMX_ROM_BASE U(0x00000000) 91*91f16700Schasinglulu #define IMX_ROM_SIZE U(0x20000) 92*91f16700Schasinglulu 93*91f16700Schasinglulu #define AIPSTZ1_BASE U(0x301f0000) 94*91f16700Schasinglulu #define AIPSTZ2_BASE U(0x305f0000) 95*91f16700Schasinglulu #define AIPSTZ3_BASE U(0x309f0000) 96*91f16700Schasinglulu #define AIPSTZ4_BASE U(0x32df0000) 97*91f16700Schasinglulu 98*91f16700Schasinglulu #define GPV_BASE U(0x32000000) 99*91f16700Schasinglulu #define GPV_SIZE U(0x800000) 100*91f16700Schasinglulu #define IMX_GIC_BASE PLAT_GICD_BASE 101*91f16700Schasinglulu #define IMX_GIC_SIZE U(0x200000) 102*91f16700Schasinglulu 103*91f16700Schasinglulu #define WDOG_WSR U(0x2) 104*91f16700Schasinglulu #define WDOG_WCR_WDZST BIT(0) 105*91f16700Schasinglulu #define WDOG_WCR_WDBG BIT(1) 106*91f16700Schasinglulu #define WDOG_WCR_WDE BIT(2) 107*91f16700Schasinglulu #define WDOG_WCR_WDT BIT(3) 108*91f16700Schasinglulu #define WDOG_WCR_SRS BIT(4) 109*91f16700Schasinglulu #define WDOG_WCR_WDA BIT(5) 110*91f16700Schasinglulu #define WDOG_WCR_SRE BIT(6) 111*91f16700Schasinglulu #define WDOG_WCR_WDW BIT(7) 112*91f16700Schasinglulu 113*91f16700Schasinglulu #define SRC_A53RCR0 U(0x4) 114*91f16700Schasinglulu #define SRC_A53RCR1 U(0x8) 115*91f16700Schasinglulu #define SRC_OTG1PHY_SCR U(0x20) 116*91f16700Schasinglulu #define SRC_OTG2PHY_SCR U(0x24) 117*91f16700Schasinglulu #define SRC_GPR1_OFFSET U(0x74) 118*91f16700Schasinglulu #define SRC_GPR10_OFFSET U(0x98) 119*91f16700Schasinglulu #define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30) 120*91f16700Schasinglulu 121*91f16700Schasinglulu #define SNVS_LPCR U(0x38) 122*91f16700Schasinglulu #define SNVS_LPCR_SRTC_ENV BIT(0) 123*91f16700Schasinglulu #define SNVS_LPCR_DP_EN BIT(5) 124*91f16700Schasinglulu #define SNVS_LPCR_TOP BIT(6) 125*91f16700Schasinglulu 126*91f16700Schasinglulu #define SAVED_DRAM_TIMING_BASE U(0x40000000) 127*91f16700Schasinglulu 128*91f16700Schasinglulu #define HW_DRAM_PLL_CFG0 (IMX_ANAMIX_BASE + 0x60) 129*91f16700Schasinglulu #define HW_DRAM_PLL_CFG1 (IMX_ANAMIX_BASE + 0x64) 130*91f16700Schasinglulu #define HW_DRAM_PLL_CFG2 (IMX_ANAMIX_BASE + 0x68) 131*91f16700Schasinglulu #define DRAM_PLL_CTRL HW_DRAM_PLL_CFG0 132*91f16700Schasinglulu 133*91f16700Schasinglulu #define IOMUXC_GPR10 U(0x28) 134*91f16700Schasinglulu #define GPR_TZASC_EN BIT(0) 135*91f16700Schasinglulu #define GPR_TZASC_EN_LOCK BIT(16) 136*91f16700Schasinglulu 137*91f16700Schasinglulu #define OCRAM_S_BASE U(0x00180000) 138*91f16700Schasinglulu #define OCRAM_S_SIZE U(0x8000) 139*91f16700Schasinglulu #define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE) 140*91f16700Schasinglulu 141*91f16700Schasinglulu #define COUNTER_FREQUENCY 8333333 /* 25MHz / 3 */ 142*91f16700Schasinglulu 143*91f16700Schasinglulu #define IMX_WDOG_B_RESET 144