xref: /arm-trusted-firmware/plat/imx/imx8m/imx8mq/imx8mq_bl31_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2018-2023, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu #include <stdbool.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <platform_def.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <arch_helpers.h>
13*91f16700Schasinglulu #include <common/bl_common.h>
14*91f16700Schasinglulu #include <common/debug.h>
15*91f16700Schasinglulu #include <context.h>
16*91f16700Schasinglulu #include <drivers/arm/tzc380.h>
17*91f16700Schasinglulu #include <drivers/console.h>
18*91f16700Schasinglulu #include <drivers/generic_delay_timer.h>
19*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
20*91f16700Schasinglulu #include <lib/mmio.h>
21*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h>
22*91f16700Schasinglulu #include <plat/common/platform.h>
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #include <dram.h>
25*91f16700Schasinglulu #include <gpc.h>
26*91f16700Schasinglulu #include <imx_aipstz.h>
27*91f16700Schasinglulu #include <imx_uart.h>
28*91f16700Schasinglulu #include <imx8m_caam.h>
29*91f16700Schasinglulu #include <plat_imx8.h>
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define TRUSTY_PARAMS_LEN_BYTES      (4096*2)
32*91f16700Schasinglulu 
33*91f16700Schasinglulu /*
34*91f16700Schasinglulu  * Avoid the pointer dereference of the canonical mmio_read_8() implementation.
35*91f16700Schasinglulu  * This prevents the compiler from mis-interpreting the MMIO access as an
36*91f16700Schasinglulu  * illegal memory access to a very low address (the IMX ROM is mapped at 0).
37*91f16700Schasinglulu  */
38*91f16700Schasinglulu static uint8_t mmio_read_8_ldrb(uintptr_t address)
39*91f16700Schasinglulu {
40*91f16700Schasinglulu 	uint8_t reg;
41*91f16700Schasinglulu 
42*91f16700Schasinglulu 	__asm__ volatile ("ldrb %w0, [%1]" : "=r" (reg) : "r" (address));
43*91f16700Schasinglulu 
44*91f16700Schasinglulu 	return reg;
45*91f16700Schasinglulu }
46*91f16700Schasinglulu 
47*91f16700Schasinglulu static const mmap_region_t imx_mmap[] = {
48*91f16700Schasinglulu 	MAP_REGION_FLAT(GPV_BASE, GPV_SIZE, MT_DEVICE | MT_RW), /* GPV map */
49*91f16700Schasinglulu 	MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO), /* ROM map */
50*91f16700Schasinglulu 	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW), /* AIPS map */
51*91f16700Schasinglulu 	MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW), /* GIC map */
52*91f16700Schasinglulu 	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW), /* DDRMIX map */
53*91f16700Schasinglulu 	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS),
54*91f16700Schasinglulu 	{0},
55*91f16700Schasinglulu };
56*91f16700Schasinglulu 
57*91f16700Schasinglulu static const struct aipstz_cfg aipstz[] = {
58*91f16700Schasinglulu 	{AIPSTZ1_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
59*91f16700Schasinglulu 	{AIPSTZ2_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
60*91f16700Schasinglulu 	{AIPSTZ3_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
61*91f16700Schasinglulu 	{AIPSTZ4_BASE, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
62*91f16700Schasinglulu 	{0},
63*91f16700Schasinglulu };
64*91f16700Schasinglulu 
65*91f16700Schasinglulu static entry_point_info_t bl32_image_ep_info;
66*91f16700Schasinglulu static entry_point_info_t bl33_image_ep_info;
67*91f16700Schasinglulu 
68*91f16700Schasinglulu static uint32_t imx_soc_revision;
69*91f16700Schasinglulu 
70*91f16700Schasinglulu int imx_soc_info_handler(uint32_t smc_fid, u_register_t x1, u_register_t x2,
71*91f16700Schasinglulu 				u_register_t x3)
72*91f16700Schasinglulu {
73*91f16700Schasinglulu 	return imx_soc_revision;
74*91f16700Schasinglulu }
75*91f16700Schasinglulu 
76*91f16700Schasinglulu #define ANAMIX_DIGPROG		0x6c
77*91f16700Schasinglulu #define ROM_SOC_INFO_A0		0x800
78*91f16700Schasinglulu #define ROM_SOC_INFO_B0		0x83C
79*91f16700Schasinglulu #define OCOTP_SOC_INFO_B1	0x40
80*91f16700Schasinglulu 
81*91f16700Schasinglulu static void imx8mq_soc_info_init(void)
82*91f16700Schasinglulu {
83*91f16700Schasinglulu 	uint32_t rom_version;
84*91f16700Schasinglulu 	uint32_t ocotp_val;
85*91f16700Schasinglulu 
86*91f16700Schasinglulu 	imx_soc_revision = mmio_read_32(IMX_ANAMIX_BASE + ANAMIX_DIGPROG);
87*91f16700Schasinglulu 	rom_version = mmio_read_8_ldrb(IMX_ROM_BASE + ROM_SOC_INFO_A0);
88*91f16700Schasinglulu 	if (rom_version == 0x10)
89*91f16700Schasinglulu 		return;
90*91f16700Schasinglulu 
91*91f16700Schasinglulu 	rom_version = mmio_read_8_ldrb(IMX_ROM_BASE + ROM_SOC_INFO_B0);
92*91f16700Schasinglulu 	if (rom_version == 0x20) {
93*91f16700Schasinglulu 		imx_soc_revision &= ~0xff;
94*91f16700Schasinglulu 		imx_soc_revision |= rom_version;
95*91f16700Schasinglulu 		return;
96*91f16700Schasinglulu 	}
97*91f16700Schasinglulu 
98*91f16700Schasinglulu 	/* 0xff0055aa is magic number for B1 */
99*91f16700Schasinglulu 	ocotp_val = mmio_read_32(IMX_OCOTP_BASE + OCOTP_SOC_INFO_B1);
100*91f16700Schasinglulu 	if (ocotp_val == 0xff0055aa) {
101*91f16700Schasinglulu 		imx_soc_revision &= ~0xff;
102*91f16700Schasinglulu 		if (rom_version == 0x22) {
103*91f16700Schasinglulu 			imx_soc_revision |= 0x22;
104*91f16700Schasinglulu 		} else {
105*91f16700Schasinglulu 			imx_soc_revision |= 0x21;
106*91f16700Schasinglulu 		}
107*91f16700Schasinglulu 		return;
108*91f16700Schasinglulu 	}
109*91f16700Schasinglulu }
110*91f16700Schasinglulu 
111*91f16700Schasinglulu /* get SPSR for BL33 entry */
112*91f16700Schasinglulu static uint32_t get_spsr_for_bl33_entry(void)
113*91f16700Schasinglulu {
114*91f16700Schasinglulu 	unsigned long el_status;
115*91f16700Schasinglulu 	unsigned long mode;
116*91f16700Schasinglulu 	uint32_t spsr;
117*91f16700Schasinglulu 
118*91f16700Schasinglulu 	/* figure out what mode we enter the non-secure world */
119*91f16700Schasinglulu 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
120*91f16700Schasinglulu 	el_status &= ID_AA64PFR0_ELX_MASK;
121*91f16700Schasinglulu 
122*91f16700Schasinglulu 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
123*91f16700Schasinglulu 
124*91f16700Schasinglulu 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
125*91f16700Schasinglulu 	return spsr;
126*91f16700Schasinglulu }
127*91f16700Schasinglulu 
128*91f16700Schasinglulu static void bl31_tz380_setup(void)
129*91f16700Schasinglulu {
130*91f16700Schasinglulu 	unsigned int val;
131*91f16700Schasinglulu 
132*91f16700Schasinglulu 	val = mmio_read_32(IMX_IOMUX_GPR_BASE + IOMUXC_GPR10);
133*91f16700Schasinglulu 	if ((val & GPR_TZASC_EN) != GPR_TZASC_EN)
134*91f16700Schasinglulu 		return;
135*91f16700Schasinglulu 
136*91f16700Schasinglulu 	tzc380_init(IMX_TZASC_BASE);
137*91f16700Schasinglulu 	/*
138*91f16700Schasinglulu 	 * Need to substact offset 0x40000000 from CPU address when
139*91f16700Schasinglulu 	 * programming tzasc region for i.mx8mq. Enable 1G-5G S/NS RW
140*91f16700Schasinglulu 	 */
141*91f16700Schasinglulu 	tzc380_configure_region(0, 0x00000000, TZC_ATTR_REGION_SIZE(TZC_REGION_SIZE_4G) |
142*91f16700Schasinglulu 				TZC_ATTR_REGION_EN_MASK | TZC_ATTR_SP_ALL);
143*91f16700Schasinglulu }
144*91f16700Schasinglulu 
145*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
146*91f16700Schasinglulu 			u_register_t arg2, u_register_t arg3)
147*91f16700Schasinglulu {
148*91f16700Schasinglulu 	static console_t console;
149*91f16700Schasinglulu 	int i;
150*91f16700Schasinglulu 	/* enable CSU NS access permission */
151*91f16700Schasinglulu 	for (i = 0; i < 64; i++) {
152*91f16700Schasinglulu 		mmio_write_32(IMX_CSU_BASE + i * 4, 0xffffffff);
153*91f16700Schasinglulu 	}
154*91f16700Schasinglulu 
155*91f16700Schasinglulu 	imx_aipstz_init(aipstz);
156*91f16700Schasinglulu 
157*91f16700Schasinglulu 	console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ,
158*91f16700Schasinglulu 		IMX_CONSOLE_BAUDRATE, &console);
159*91f16700Schasinglulu 	/* This console is only used for boot stage */
160*91f16700Schasinglulu 	console_set_scope(&console, CONSOLE_FLAG_BOOT);
161*91f16700Schasinglulu 
162*91f16700Schasinglulu 	imx8m_caam_init();
163*91f16700Schasinglulu 
164*91f16700Schasinglulu 	/*
165*91f16700Schasinglulu 	 * tell BL3-1 where the non-secure software image is located
166*91f16700Schasinglulu 	 * and the entry state information.
167*91f16700Schasinglulu 	 */
168*91f16700Schasinglulu 	bl33_image_ep_info.pc = PLAT_NS_IMAGE_OFFSET;
169*91f16700Schasinglulu 	bl33_image_ep_info.spsr = get_spsr_for_bl33_entry();
170*91f16700Schasinglulu 	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
171*91f16700Schasinglulu 
172*91f16700Schasinglulu #if defined(SPD_opteed) || defined(SPD_trusty)
173*91f16700Schasinglulu 	/* Populate entry point information for BL32 */
174*91f16700Schasinglulu 	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
175*91f16700Schasinglulu 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
176*91f16700Schasinglulu 	bl32_image_ep_info.pc = BL32_BASE;
177*91f16700Schasinglulu 	bl32_image_ep_info.spsr = 0;
178*91f16700Schasinglulu 
179*91f16700Schasinglulu 	/* Pass TEE base and size to bl33 */
180*91f16700Schasinglulu 	bl33_image_ep_info.args.arg1 = BL32_BASE;
181*91f16700Schasinglulu 	bl33_image_ep_info.args.arg2 = BL32_SIZE;
182*91f16700Schasinglulu 
183*91f16700Schasinglulu #ifdef SPD_trusty
184*91f16700Schasinglulu 	bl32_image_ep_info.args.arg0 = BL32_SIZE;
185*91f16700Schasinglulu 	bl32_image_ep_info.args.arg1 = BL32_BASE;
186*91f16700Schasinglulu #else
187*91f16700Schasinglulu 	/* Make sure memory is clean */
188*91f16700Schasinglulu 	mmio_write_32(BL32_FDT_OVERLAY_ADDR, 0);
189*91f16700Schasinglulu 	bl33_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
190*91f16700Schasinglulu 	bl32_image_ep_info.args.arg3 = BL32_FDT_OVERLAY_ADDR;
191*91f16700Schasinglulu #endif
192*91f16700Schasinglulu #endif
193*91f16700Schasinglulu 
194*91f16700Schasinglulu 	bl31_tz380_setup();
195*91f16700Schasinglulu }
196*91f16700Schasinglulu 
197*91f16700Schasinglulu void bl31_plat_arch_setup(void)
198*91f16700Schasinglulu {
199*91f16700Schasinglulu 	const mmap_region_t bl_regions[] = {
200*91f16700Schasinglulu 		MAP_REGION_FLAT(BL31_START, BL31_SIZE,
201*91f16700Schasinglulu 				MT_MEMORY | MT_RW | MT_SECURE),
202*91f16700Schasinglulu 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
203*91f16700Schasinglulu 				MT_MEMORY | MT_RO | MT_SECURE),
204*91f16700Schasinglulu #if USE_COHERENT_MEM
205*91f16700Schasinglulu 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
206*91f16700Schasinglulu 				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
207*91f16700Schasinglulu 				MT_DEVICE | MT_RW | MT_SECURE),
208*91f16700Schasinglulu #endif
209*91f16700Schasinglulu 		/* Map TEE memory */
210*91f16700Schasinglulu 		MAP_REGION_FLAT(BL32_BASE, BL32_SIZE, MT_MEMORY | MT_RW),
211*91f16700Schasinglulu 		{0},
212*91f16700Schasinglulu 	};
213*91f16700Schasinglulu 
214*91f16700Schasinglulu 	setup_page_tables(bl_regions, imx_mmap);
215*91f16700Schasinglulu 	/* enable the MMU */
216*91f16700Schasinglulu 	enable_mmu_el3(0);
217*91f16700Schasinglulu }
218*91f16700Schasinglulu 
219*91f16700Schasinglulu void bl31_platform_setup(void)
220*91f16700Schasinglulu {
221*91f16700Schasinglulu 	generic_delay_timer_init();
222*91f16700Schasinglulu 
223*91f16700Schasinglulu 	/* init the GICv3 cpu and distributor interface */
224*91f16700Schasinglulu 	plat_gic_driver_init();
225*91f16700Schasinglulu 	plat_gic_init();
226*91f16700Schasinglulu 
227*91f16700Schasinglulu 	/* determine SOC revision for erratas */
228*91f16700Schasinglulu 	imx8mq_soc_info_init();
229*91f16700Schasinglulu 
230*91f16700Schasinglulu 	/* gpc init */
231*91f16700Schasinglulu 	imx_gpc_init();
232*91f16700Schasinglulu 
233*91f16700Schasinglulu 	dram_info_init(SAVED_DRAM_TIMING_BASE);
234*91f16700Schasinglulu }
235*91f16700Schasinglulu 
236*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(unsigned int type)
237*91f16700Schasinglulu {
238*91f16700Schasinglulu 	if (type == NON_SECURE)
239*91f16700Schasinglulu 		return &bl33_image_ep_info;
240*91f16700Schasinglulu 	if (type == SECURE)
241*91f16700Schasinglulu 		return &bl32_image_ep_info;
242*91f16700Schasinglulu 
243*91f16700Schasinglulu 	return NULL;
244*91f16700Schasinglulu }
245*91f16700Schasinglulu 
246*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void)
247*91f16700Schasinglulu {
248*91f16700Schasinglulu 	return COUNTER_FREQUENCY;
249*91f16700Schasinglulu }
250*91f16700Schasinglulu 
251*91f16700Schasinglulu #ifdef SPD_trusty
252*91f16700Schasinglulu void plat_trusty_set_boot_args(aapcs64_params_t *args)
253*91f16700Schasinglulu {
254*91f16700Schasinglulu 	args->arg0 = BL32_SIZE;
255*91f16700Schasinglulu 	args->arg1 = BL32_BASE;
256*91f16700Schasinglulu 	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
257*91f16700Schasinglulu }
258*91f16700Schasinglulu #endif
259