xref: /arm-trusted-firmware/plat/imx/imx8m/imx8mp/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2020-2023 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
7*91f16700Schasinglulu #define PLATFORM_DEF_H
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h>
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_v2.h>
12*91f16700Schasinglulu #include <plat/common/common_def.h>
13*91f16700Schasinglulu 
14*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
15*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH		aarch64
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		0xB00
18*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		64
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #define PLAT_PRIMARY_CPU		U(0x0)
21*91f16700Schasinglulu #define PLATFORM_MAX_CPU_PER_CLUSTER	U(4)
22*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(1)
23*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	U(4)
24*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT	U(0)
25*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER0_CORE_COUNT)
26*91f16700Schasinglulu 
27*91f16700Schasinglulu #define IMX_PWR_LVL0			MPIDR_AFFLVL0
28*91f16700Schasinglulu #define IMX_PWR_LVL1			MPIDR_AFFLVL1
29*91f16700Schasinglulu #define IMX_PWR_LVL2			MPIDR_AFFLVL2
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define PWR_DOMAIN_AT_MAX_LVL		U(1)
32*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		U(2)
33*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(4)
34*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(2)
35*91f16700Schasinglulu 
36*91f16700Schasinglulu #define PLAT_WAIT_RET_STATE		U(1)
37*91f16700Schasinglulu #define PLAT_STOP_OFF_STATE		U(3)
38*91f16700Schasinglulu 
39*91f16700Schasinglulu #if defined(NEED_BL2)
40*91f16700Schasinglulu #define BL2_BASE			U(0x970000)
41*91f16700Schasinglulu #define BL2_SIZE			SZ_128K
42*91f16700Schasinglulu #define BL2_LIMIT			(BL2_BASE + BL2_SIZE)
43*91f16700Schasinglulu #define BL31_BASE			U(0x950000)
44*91f16700Schasinglulu #define IMX_FIP_BASE			U(0x40310000)
45*91f16700Schasinglulu #define IMX_FIP_SIZE			U(0x000300000)
46*91f16700Schasinglulu #define IMX_FIP_LIMIT			U(FIP_BASE + FIP_SIZE)
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /* Define FIP image location on eMMC */
49*91f16700Schasinglulu #define IMX_FIP_MMC_BASE		U(0x100000)
50*91f16700Schasinglulu 
51*91f16700Schasinglulu #define PLAT_IMX8MP_BOOT_MMC_BASE	U(0x30B50000) /* SD */
52*91f16700Schasinglulu #else
53*91f16700Schasinglulu #define BL31_BASE			U(0x970000)
54*91f16700Schasinglulu #endif
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #define BL31_SIZE			SZ_128K
57*91f16700Schasinglulu #define BL31_LIMIT			(BL31_BASE + BL31_SIZE)
58*91f16700Schasinglulu 
59*91f16700Schasinglulu #define PLAT_PRI_BITS			U(3)
60*91f16700Schasinglulu #define PLAT_SDEI_CRITICAL_PRI		0x10
61*91f16700Schasinglulu #define PLAT_SDEI_NORMAL_PRI		0x20
62*91f16700Schasinglulu #define PLAT_SDEI_SGI_PRIVATE		U(9)
63*91f16700Schasinglulu 
64*91f16700Schasinglulu /* non-secure uboot base */
65*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET		U(0x40200000)
66*91f16700Schasinglulu #define PLAT_NS_IMAGE_SIZE		U(0x00200000)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #define BL32_FDT_OVERLAY_ADDR		(PLAT_NS_IMAGE_OFFSET + 0x3000000)
69*91f16700Schasinglulu 
70*91f16700Schasinglulu /* GICv3 base address */
71*91f16700Schasinglulu #define PLAT_GICD_BASE			U(0x38800000)
72*91f16700Schasinglulu #define PLAT_GICR_BASE			U(0x38880000)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
75*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu #define MAX_XLAT_TABLES			8
78*91f16700Schasinglulu #define MAX_MMAP_REGIONS		16
79*91f16700Schasinglulu 
80*91f16700Schasinglulu #define HAB_RVT_BASE			U(0x00000900) /* HAB_RVT for i.MX8MM */
81*91f16700Schasinglulu 
82*91f16700Schasinglulu #define IMX_BOOT_UART_CLK_IN_HZ		24000000 /* Select 24MHz oscillator */
83*91f16700Schasinglulu #define PLAT_CRASH_UART_BASE		IMX_BOOT_UART_BASE
84*91f16700Schasinglulu #define PLAT_CRASH_UART_CLK_IN_HZ	24000000
85*91f16700Schasinglulu #define IMX_CONSOLE_BAUDRATE		115200
86*91f16700Schasinglulu 
87*91f16700Schasinglulu #define IMX_AIPSTZ1			U(0x301f0000)
88*91f16700Schasinglulu #define IMX_AIPSTZ2			U(0x305f0000)
89*91f16700Schasinglulu #define IMX_AIPSTZ3			U(0x309f0000)
90*91f16700Schasinglulu #define IMX_AIPSTZ4			U(0x32df0000)
91*91f16700Schasinglulu #define IMX_AIPSTZ5			U(0x30df0000)
92*91f16700Schasinglulu 
93*91f16700Schasinglulu #define IMX_AIPS_BASE			U(0x30000000)
94*91f16700Schasinglulu #define IMX_AIPS_SIZE			U(0x3000000)
95*91f16700Schasinglulu #define IMX_GPV_BASE			U(0x32000000)
96*91f16700Schasinglulu #define IMX_GPV_SIZE			U(0x800000)
97*91f16700Schasinglulu #define IMX_AIPS1_BASE			U(0x30200000)
98*91f16700Schasinglulu #define IMX_AIPS4_BASE			U(0x32c00000)
99*91f16700Schasinglulu #define IMX_ANAMIX_BASE			U(0x30360000)
100*91f16700Schasinglulu #define IMX_CCM_BASE			U(0x30380000)
101*91f16700Schasinglulu #define IMX_SRC_BASE			U(0x30390000)
102*91f16700Schasinglulu #define IMX_GPC_BASE			U(0x303a0000)
103*91f16700Schasinglulu #define IMX_RDC_BASE			U(0x303d0000)
104*91f16700Schasinglulu #define IMX_CSU_BASE			U(0x303e0000)
105*91f16700Schasinglulu #define IMX_WDOG_BASE			U(0x30280000)
106*91f16700Schasinglulu #define IMX_SNVS_BASE			U(0x30370000)
107*91f16700Schasinglulu #define IMX_NOC_BASE			U(0x32700000)
108*91f16700Schasinglulu #define IMX_NOC_SIZE			U(0x100000)
109*91f16700Schasinglulu #define IMX_TZASC_BASE			U(0x32F80000)
110*91f16700Schasinglulu #define IMX_IOMUX_GPR_BASE		U(0x30340000)
111*91f16700Schasinglulu #define IMX_CAAM_BASE			U(0x30900000)
112*91f16700Schasinglulu #define IMX_DDRC_BASE			U(0x3d400000)
113*91f16700Schasinglulu #define IMX_DDRPHY_BASE			U(0x3c000000)
114*91f16700Schasinglulu #define IMX_DDR_IPS_BASE		U(0x3d000000)
115*91f16700Schasinglulu #define IMX_DDR_IPS_SIZE		U(0x1900000)
116*91f16700Schasinglulu #define IMX_ROM_BASE			U(0x0)
117*91f16700Schasinglulu #define IMX_ROM_SIZE			U(0x40000)
118*91f16700Schasinglulu #define IMX_NS_OCRAM_BASE		U(0x900000)
119*91f16700Schasinglulu #define IMX_NS_OCRAM_SIZE		U(0x60000)
120*91f16700Schasinglulu #define IMX_CAAM_RAM_BASE		U(0x100000)
121*91f16700Schasinglulu #define IMX_CAAM_RAM_SIZE		U(0x10000)
122*91f16700Schasinglulu #define IMX_DRAM_BASE			U(0x40000000)
123*91f16700Schasinglulu #define IMX_DRAM_SIZE			U(0xc0000000)
124*91f16700Schasinglulu 
125*91f16700Schasinglulu #define IMX_GIC_BASE			PLAT_GICD_BASE
126*91f16700Schasinglulu #define IMX_GIC_SIZE			U(0x200000)
127*91f16700Schasinglulu 
128*91f16700Schasinglulu #define IMX_HSIOMIX_CTL_BASE		U(0x32f10000)
129*91f16700Schasinglulu #define IMX_HDMI_CTL_BASE		U(0x32fc0000)
130*91f16700Schasinglulu #define RTX_RESET_CTL0			U(0x20)
131*91f16700Schasinglulu #define RTX_CLK_CTL0			U(0x40)
132*91f16700Schasinglulu #define RTX_CLK_CTL1			U(0x50)
133*91f16700Schasinglulu #define TX_CONTROL0			U(0x200)
134*91f16700Schasinglulu #define TX_CONTROL1			U(0x220)
135*91f16700Schasinglulu 
136*91f16700Schasinglulu #define IMX_MEDIAMIX_CTL_BASE		U(0x32ec0000)
137*91f16700Schasinglulu #define RSTn_CSR			U(0x0)
138*91f16700Schasinglulu #define CLK_EN_CSR			U(0x4)
139*91f16700Schasinglulu #define RST_DIV				U(0x8)
140*91f16700Schasinglulu #define LCDIF_ARCACHE_CTRL		U(0x4c)
141*91f16700Schasinglulu #define ISI_CACHE_CTRL			U(0x50)
142*91f16700Schasinglulu 
143*91f16700Schasinglulu #define WDOG_WSR			U(0x2)
144*91f16700Schasinglulu #define WDOG_WCR_WDZST			BIT(0)
145*91f16700Schasinglulu #define WDOG_WCR_WDBG			BIT(1)
146*91f16700Schasinglulu #define WDOG_WCR_WDE			BIT(2)
147*91f16700Schasinglulu #define WDOG_WCR_WDT			BIT(3)
148*91f16700Schasinglulu #define WDOG_WCR_SRS			BIT(4)
149*91f16700Schasinglulu #define WDOG_WCR_WDA			BIT(5)
150*91f16700Schasinglulu #define WDOG_WCR_SRE			BIT(6)
151*91f16700Schasinglulu #define WDOG_WCR_WDW			BIT(7)
152*91f16700Schasinglulu 
153*91f16700Schasinglulu #define SRC_A53RCR0			U(0x4)
154*91f16700Schasinglulu #define SRC_A53RCR1			U(0x8)
155*91f16700Schasinglulu #define SRC_OTG1PHY_SCR			U(0x20)
156*91f16700Schasinglulu #define SRC_OTG2PHY_SCR			U(0x24)
157*91f16700Schasinglulu #define SRC_GPR1_OFFSET			U(0x74)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu #define SNVS_LPCR			U(0x38)
160*91f16700Schasinglulu #define SNVS_LPCR_SRTC_ENV		BIT(0)
161*91f16700Schasinglulu #define SNVS_LPCR_DP_EN			BIT(5)
162*91f16700Schasinglulu #define SNVS_LPCR_TOP			BIT(6)
163*91f16700Schasinglulu 
164*91f16700Schasinglulu #define IOMUXC_GPR10			U(0x28)
165*91f16700Schasinglulu #define GPR_TZASC_EN			BIT(0)
166*91f16700Schasinglulu #define GPR_TZASC_EN_LOCK		BIT(16)
167*91f16700Schasinglulu 
168*91f16700Schasinglulu #define ANAMIX_MISC_CTL			U(0x124)
169*91f16700Schasinglulu #define DRAM_PLL_CTRL			(IMX_ANAMIX_BASE + 0x50)
170*91f16700Schasinglulu 
171*91f16700Schasinglulu #define MAX_CSU_NUM			U(64)
172*91f16700Schasinglulu 
173*91f16700Schasinglulu #define OCRAM_S_BASE			U(0x00180000)
174*91f16700Schasinglulu #define OCRAM_S_SIZE			U(0x8000)
175*91f16700Schasinglulu #define OCRAM_S_LIMIT			(OCRAM_S_BASE + OCRAM_S_SIZE)
176*91f16700Schasinglulu #define SAVED_DRAM_TIMING_BASE		OCRAM_S_BASE
177*91f16700Schasinglulu 
178*91f16700Schasinglulu #define COUNTER_FREQUENCY		8000000 /* 8MHz */
179*91f16700Schasinglulu 
180*91f16700Schasinglulu #define IMX_WDOG_B_RESET
181*91f16700Schasinglulu 
182*91f16700Schasinglulu #define MAX_IO_HANDLES			3U
183*91f16700Schasinglulu #define MAX_IO_DEVICES			2U
184*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES		1U
185*91f16700Schasinglulu 
186*91f16700Schasinglulu #define GIC_MAP		MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW)
187*91f16700Schasinglulu #define AIPS_MAP	MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW) /* AIPS map */
188*91f16700Schasinglulu #define OCRAM_S_MAP	MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_MEMORY | MT_RW) /* OCRAM_S */
189*91f16700Schasinglulu #define DDRC_MAP	MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW) /* DDRMIX */
190*91f16700Schasinglulu #define NOC_MAP		MAP_REGION_FLAT(IMX_NOC_BASE, IMX_NOC_SIZE, MT_DEVICE | MT_RW) /* NOC QoS */
191*91f16700Schasinglulu #define CAAM_RAM_MAP	MAP_REGION_FLAT(IMX_CAAM_RAM_BASE, IMX_CAAM_RAM_SIZE, MT_MEMORY | MT_RW) /* CAMM RAM */
192*91f16700Schasinglulu #define NS_OCRAM_MAP	MAP_REGION_FLAT(IMX_NS_OCRAM_BASE, IMX_NS_OCRAM_SIZE, MT_MEMORY | MT_RW) /* NS OCRAM */
193*91f16700Schasinglulu #define ROM_MAP		MAP_REGION_FLAT(IMX_ROM_BASE, IMX_ROM_SIZE, MT_MEMORY | MT_RO) /* ROM code */
194*91f16700Schasinglulu 
195*91f16700Schasinglulu /*
196*91f16700Schasinglulu  * Note: DRAM region is mapped with entire size available and uses MT_RW
197*91f16700Schasinglulu  * attributes.
198*91f16700Schasinglulu  * See details in docs/plat/imx8m.rst "High Assurance Boot (HABv4)" section
199*91f16700Schasinglulu  * for explanation of this mapping scheme.
200*91f16700Schasinglulu  */
201*91f16700Schasinglulu #define DRAM_MAP	MAP_REGION_FLAT(IMX_DRAM_BASE, IMX_DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS) /* DRAM */
202*91f16700Schasinglulu 
203*91f16700Schasinglulu #endif /* platform_def.h */
204