xref: /arm-trusted-firmware/plat/imx/imx8m/imx8mp/gpc.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2019-2022 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdbool.h>
8*91f16700Schasinglulu #include <stdint.h>
9*91f16700Schasinglulu #include <stdlib.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <drivers/delay_timer.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu #include <lib/psci/psci.h>
15*91f16700Schasinglulu #include <lib/smccc.h>
16*91f16700Schasinglulu #include <services/std_svc.h>
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #include <gpc.h>
19*91f16700Schasinglulu #include <imx_aipstz.h>
20*91f16700Schasinglulu #include <imx_sip_svc.h>
21*91f16700Schasinglulu #include <platform_def.h>
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define CCGR(x)		(0x4000 + (x) * 0x10)
24*91f16700Schasinglulu #define IMR_NUM		U(5)
25*91f16700Schasinglulu 
26*91f16700Schasinglulu struct imx_noc_setting {
27*91f16700Schasinglulu 	uint32_t domain_id;
28*91f16700Schasinglulu 	uint32_t start;
29*91f16700Schasinglulu 	uint32_t end;
30*91f16700Schasinglulu 	uint32_t prioriy;
31*91f16700Schasinglulu 	uint32_t mode;
32*91f16700Schasinglulu 	uint32_t socket_qos_en;
33*91f16700Schasinglulu };
34*91f16700Schasinglulu 
35*91f16700Schasinglulu enum clk_type {
36*91f16700Schasinglulu 	CCM_ROOT_SLICE,
37*91f16700Schasinglulu 	CCM_CCGR,
38*91f16700Schasinglulu };
39*91f16700Schasinglulu 
40*91f16700Schasinglulu struct clk_setting {
41*91f16700Schasinglulu 	uint32_t offset;
42*91f16700Schasinglulu 	uint32_t val;
43*91f16700Schasinglulu 	enum clk_type type;
44*91f16700Schasinglulu };
45*91f16700Schasinglulu 
46*91f16700Schasinglulu enum pu_domain_id {
47*91f16700Schasinglulu 	/* hsio ss */
48*91f16700Schasinglulu 	HSIOMIX,
49*91f16700Schasinglulu 	PCIE_PHY,
50*91f16700Schasinglulu 	USB1_PHY,
51*91f16700Schasinglulu 	USB2_PHY,
52*91f16700Schasinglulu 	MLMIX,
53*91f16700Schasinglulu 	AUDIOMIX,
54*91f16700Schasinglulu 	/* gpu ss */
55*91f16700Schasinglulu 	GPUMIX,
56*91f16700Schasinglulu 	GPU2D,
57*91f16700Schasinglulu 	GPU3D,
58*91f16700Schasinglulu 	/* vpu ss */
59*91f16700Schasinglulu 	VPUMIX,
60*91f16700Schasinglulu 	VPU_G1,
61*91f16700Schasinglulu 	VPU_G2,
62*91f16700Schasinglulu 	VPU_H1,
63*91f16700Schasinglulu 	/* media ss */
64*91f16700Schasinglulu 	MEDIAMIX,
65*91f16700Schasinglulu 	MEDIAMIX_ISPDWP,
66*91f16700Schasinglulu 	MIPI_PHY1,
67*91f16700Schasinglulu 	MIPI_PHY2,
68*91f16700Schasinglulu 	/* HDMI ss */
69*91f16700Schasinglulu 	HDMIMIX,
70*91f16700Schasinglulu 	HDMI_PHY,
71*91f16700Schasinglulu 	DDRMIX,
72*91f16700Schasinglulu 	MAX_DOMAINS,
73*91f16700Schasinglulu };
74*91f16700Schasinglulu 
75*91f16700Schasinglulu /* PU domain, add some hole to minimize the uboot change */
76*91f16700Schasinglulu static struct imx_pwr_domain pu_domains[MAX_DOMAINS] = {
77*91f16700Schasinglulu 	[MIPI_PHY1] = IMX_PD_DOMAIN(MIPI_PHY1, false),
78*91f16700Schasinglulu 	[PCIE_PHY] = IMX_PD_DOMAIN(PCIE_PHY, false),
79*91f16700Schasinglulu 	[USB1_PHY] = IMX_PD_DOMAIN(USB1_PHY, true),
80*91f16700Schasinglulu 	[USB2_PHY] = IMX_PD_DOMAIN(USB2_PHY, true),
81*91f16700Schasinglulu 	[MLMIX] = IMX_MIX_DOMAIN(MLMIX, false),
82*91f16700Schasinglulu 	[AUDIOMIX] = IMX_MIX_DOMAIN(AUDIOMIX, false),
83*91f16700Schasinglulu 	[GPU2D] = IMX_PD_DOMAIN(GPU2D, false),
84*91f16700Schasinglulu 	[GPUMIX] = IMX_MIX_DOMAIN(GPUMIX, false),
85*91f16700Schasinglulu 	[VPUMIX] = IMX_MIX_DOMAIN(VPUMIX, false),
86*91f16700Schasinglulu 	[GPU3D] = IMX_PD_DOMAIN(GPU3D, false),
87*91f16700Schasinglulu 	[MEDIAMIX] = IMX_MIX_DOMAIN(MEDIAMIX, false),
88*91f16700Schasinglulu 	[VPU_G1] = IMX_PD_DOMAIN(VPU_G1, false),
89*91f16700Schasinglulu 	[VPU_G2] = IMX_PD_DOMAIN(VPU_G2, false),
90*91f16700Schasinglulu 	[VPU_H1] = IMX_PD_DOMAIN(VPU_H1, false),
91*91f16700Schasinglulu 	[HDMIMIX] = IMX_MIX_DOMAIN(HDMIMIX, false),
92*91f16700Schasinglulu 	[HDMI_PHY] = IMX_PD_DOMAIN(HDMI_PHY, false),
93*91f16700Schasinglulu 	[MIPI_PHY2] = IMX_PD_DOMAIN(MIPI_PHY2, false),
94*91f16700Schasinglulu 	[HSIOMIX] = IMX_MIX_DOMAIN(HSIOMIX, false),
95*91f16700Schasinglulu 	[MEDIAMIX_ISPDWP] = IMX_PD_DOMAIN(MEDIAMIX_ISPDWP, false),
96*91f16700Schasinglulu };
97*91f16700Schasinglulu 
98*91f16700Schasinglulu static struct imx_noc_setting noc_setting[] = {
99*91f16700Schasinglulu 	{MLMIX, 0x180, 0x180, 0x80000303, 0x0, 0x0},
100*91f16700Schasinglulu 	{AUDIOMIX, 0x200, 0x200, 0x80000303, 0x0, 0x0},
101*91f16700Schasinglulu 	{AUDIOMIX, 0x280, 0x480, 0x80000404, 0x0, 0x0},
102*91f16700Schasinglulu 	{GPUMIX, 0x500, 0x580, 0x80000303, 0x0, 0x0},
103*91f16700Schasinglulu 	{HDMIMIX, 0x600, 0x680, 0x80000202, 0x0, 0x1},
104*91f16700Schasinglulu 	{HDMIMIX, 0x700, 0x700, 0x80000505, 0x0, 0x0},
105*91f16700Schasinglulu 	{HSIOMIX, 0x780, 0x900, 0x80000303, 0x0, 0x0},
106*91f16700Schasinglulu 	{MEDIAMIX, 0x980, 0xb80, 0x80000202, 0x0, 0x1},
107*91f16700Schasinglulu 	{MEDIAMIX_ISPDWP, 0xc00, 0xd00, 0x80000505, 0x0, 0x0},
108*91f16700Schasinglulu 	{VPU_G1, 0xd80, 0xd80, 0x80000303, 0x0, 0x0},
109*91f16700Schasinglulu 	{VPU_G2, 0xe00, 0xe00, 0x80000303, 0x0, 0x0},
110*91f16700Schasinglulu 	{VPU_H1, 0xe80, 0xe80, 0x80000303, 0x0, 0x0}
111*91f16700Schasinglulu };
112*91f16700Schasinglulu 
113*91f16700Schasinglulu static struct clk_setting hsiomix_clk[] = {
114*91f16700Schasinglulu 	{ 0x8380, 0x0, CCM_ROOT_SLICE },
115*91f16700Schasinglulu 	{ 0x44d0, 0x0, CCM_CCGR },
116*91f16700Schasinglulu 	{ 0x45c0, 0x0, CCM_CCGR },
117*91f16700Schasinglulu };
118*91f16700Schasinglulu 
119*91f16700Schasinglulu static struct aipstz_cfg aipstz5[] = {
120*91f16700Schasinglulu 	{IMX_AIPSTZ5, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, },
121*91f16700Schasinglulu 	{0},
122*91f16700Schasinglulu };
123*91f16700Schasinglulu 
124*91f16700Schasinglulu static unsigned int pu_domain_status;
125*91f16700Schasinglulu 
126*91f16700Schasinglulu static void imx_noc_qos(unsigned int domain_id)
127*91f16700Schasinglulu {
128*91f16700Schasinglulu 	unsigned int i;
129*91f16700Schasinglulu 	uint32_t hurry;
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 	if (domain_id == HDMIMIX) {
132*91f16700Schasinglulu 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22018);
133*91f16700Schasinglulu 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL1, 0x22010);
134*91f16700Schasinglulu 
135*91f16700Schasinglulu 		/* set GPR to make lcdif read hurry level 0x7 */
136*91f16700Schasinglulu 		hurry = mmio_read_32(IMX_HDMI_CTL_BASE + TX_CONTROL0);
137*91f16700Schasinglulu 		hurry |= 0x00077000;
138*91f16700Schasinglulu 		mmio_write_32(IMX_HDMI_CTL_BASE + TX_CONTROL0, hurry);
139*91f16700Schasinglulu 	}
140*91f16700Schasinglulu 
141*91f16700Schasinglulu 	if (domain_id == MEDIAMIX) {
142*91f16700Schasinglulu 		/* handle mediamix special */
143*91f16700Schasinglulu 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RSTn_CSR, 0x1FFFFFF);
144*91f16700Schasinglulu 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + CLK_EN_CSR, 0x1FFFFFF);
145*91f16700Schasinglulu 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + RST_DIV, 0x40030000);
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 		/* set GPR to make lcdif read hurry level 0x7 */
148*91f16700Schasinglulu 		hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL);
149*91f16700Schasinglulu 		hurry |= 0xfc00;
150*91f16700Schasinglulu 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + LCDIF_ARCACHE_CTRL, hurry);
151*91f16700Schasinglulu 		/* set GPR to make isi write hurry level 0x7 */
152*91f16700Schasinglulu 		hurry = mmio_read_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL);
153*91f16700Schasinglulu 		hurry |= 0x1ff00000;
154*91f16700Schasinglulu 		mmio_write_32(IMX_MEDIAMIX_CTL_BASE + ISI_CACHE_CTRL, hurry);
155*91f16700Schasinglulu 	}
156*91f16700Schasinglulu 
157*91f16700Schasinglulu 	/* set MIX NoC */
158*91f16700Schasinglulu 	for (i = 0; i < ARRAY_SIZE(noc_setting); i++) {
159*91f16700Schasinglulu 		if (noc_setting[i].domain_id == domain_id) {
160*91f16700Schasinglulu 			udelay(50);
161*91f16700Schasinglulu 			uint32_t offset = noc_setting[i].start;
162*91f16700Schasinglulu 
163*91f16700Schasinglulu 			while (offset <= noc_setting[i].end) {
164*91f16700Schasinglulu 				mmio_write_32(IMX_NOC_BASE + offset + 0x8, noc_setting[i].prioriy);
165*91f16700Schasinglulu 				mmio_write_32(IMX_NOC_BASE + offset + 0xc, noc_setting[i].mode);
166*91f16700Schasinglulu 				mmio_write_32(IMX_NOC_BASE + offset + 0x18, noc_setting[i].socket_qos_en);
167*91f16700Schasinglulu 				offset += 0x80;
168*91f16700Schasinglulu 			}
169*91f16700Schasinglulu 		}
170*91f16700Schasinglulu 	}
171*91f16700Schasinglulu }
172*91f16700Schasinglulu 
173*91f16700Schasinglulu void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on)
174*91f16700Schasinglulu {
175*91f16700Schasinglulu 	struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id];
176*91f16700Schasinglulu 	unsigned int i;
177*91f16700Schasinglulu 
178*91f16700Schasinglulu 	/* validate the domain id */
179*91f16700Schasinglulu 	if (domain_id >= MAX_DOMAINS) {
180*91f16700Schasinglulu 		return;
181*91f16700Schasinglulu 	}
182*91f16700Schasinglulu 
183*91f16700Schasinglulu 	if (domain_id == HSIOMIX) {
184*91f16700Schasinglulu 		for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
185*91f16700Schasinglulu 			hsiomix_clk[i].val = mmio_read_32(IMX_CCM_BASE + hsiomix_clk[i].offset);
186*91f16700Schasinglulu 			mmio_setbits_32(IMX_CCM_BASE + hsiomix_clk[i].offset,
187*91f16700Schasinglulu 					hsiomix_clk[i].type == CCM_ROOT_SLICE ? BIT(28) : 0x3);
188*91f16700Schasinglulu 		}
189*91f16700Schasinglulu 	}
190*91f16700Schasinglulu 
191*91f16700Schasinglulu 	if (on) {
192*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
193*91f16700Schasinglulu 			pu_domain_status |= (1 << domain_id);
194*91f16700Schasinglulu 		}
195*91f16700Schasinglulu 
196*91f16700Schasinglulu 		if (domain_id == HDMIMIX) {
197*91f16700Schasinglulu 			/* assert the reset */
198*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0x0);
199*91f16700Schasinglulu 			/* enable all th function clock */
200*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
201*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
202*91f16700Schasinglulu 		}
203*91f16700Schasinglulu 
204*91f16700Schasinglulu 		/* clear the PGC bit */
205*91f16700Schasinglulu 		mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
206*91f16700Schasinglulu 
207*91f16700Schasinglulu 		/* power up the domain */
208*91f16700Schasinglulu 		mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req);
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 		/* wait for power request done */
211*91f16700Schasinglulu 		while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req)
212*91f16700Schasinglulu 			;
213*91f16700Schasinglulu 
214*91f16700Schasinglulu 		if (domain_id == HDMIMIX) {
215*91f16700Schasinglulu 			/* wait for memory repair done for HDMIMIX */
216*91f16700Schasinglulu 			while (!(mmio_read_32(IMX_SRC_BASE + 0x94) & BIT(8)))
217*91f16700Schasinglulu 				;
218*91f16700Schasinglulu 			/* disable all the function clock */
219*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0x0);
220*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x0);
221*91f16700Schasinglulu 			/* deassert the reset */
222*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_RESET_CTL0, 0xffffffff);
223*91f16700Schasinglulu 			/* enable all the clock again */
224*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL0, 0xFFFFFFFF);
225*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + RTX_CLK_CTL1, 0x7ffff87e);
226*91f16700Schasinglulu 		}
227*91f16700Schasinglulu 
228*91f16700Schasinglulu 		if (domain_id == HSIOMIX) {
229*91f16700Schasinglulu 			/* enable HSIOMIX clock */
230*91f16700Schasinglulu 			mmio_write_32(IMX_HSIOMIX_CTL_BASE, 0x2);
231*91f16700Schasinglulu 		}
232*91f16700Schasinglulu 
233*91f16700Schasinglulu 		/* handle the ADB400 sync */
234*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
235*91f16700Schasinglulu 			/* clear adb power down request */
236*91f16700Schasinglulu 			mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
237*91f16700Schasinglulu 
238*91f16700Schasinglulu 			/* wait for adb power request ack */
239*91f16700Schasinglulu 			while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
240*91f16700Schasinglulu 				;
241*91f16700Schasinglulu 		}
242*91f16700Schasinglulu 
243*91f16700Schasinglulu 		imx_noc_qos(domain_id);
244*91f16700Schasinglulu 
245*91f16700Schasinglulu 		/* AIPS5 config is lost when audiomix is off, so need to re-init it */
246*91f16700Schasinglulu 		if (domain_id == AUDIOMIX) {
247*91f16700Schasinglulu 			imx_aipstz_init(aipstz5);
248*91f16700Schasinglulu 		}
249*91f16700Schasinglulu 	} else {
250*91f16700Schasinglulu 		if (pwr_domain->always_on) {
251*91f16700Schasinglulu 			return;
252*91f16700Schasinglulu 		}
253*91f16700Schasinglulu 
254*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
255*91f16700Schasinglulu 			pu_domain_status &= ~(1 << domain_id);
256*91f16700Schasinglulu 		}
257*91f16700Schasinglulu 
258*91f16700Schasinglulu 		/* handle the ADB400 sync */
259*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
260*91f16700Schasinglulu 			/* set adb power down request */
261*91f16700Schasinglulu 			mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
262*91f16700Schasinglulu 
263*91f16700Schasinglulu 			/* wait for adb power request ack */
264*91f16700Schasinglulu 			while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack))
265*91f16700Schasinglulu 				;
266*91f16700Schasinglulu 		}
267*91f16700Schasinglulu 
268*91f16700Schasinglulu 		/* set the PGC bit */
269*91f16700Schasinglulu 		mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
270*91f16700Schasinglulu 
271*91f16700Schasinglulu 		/*
272*91f16700Schasinglulu 		 * leave the G1, G2, H1 power domain on until VPUMIX power off,
273*91f16700Schasinglulu 		 * otherwise system will hang due to VPUMIX ACK
274*91f16700Schasinglulu 		 */
275*91f16700Schasinglulu 		if (domain_id == VPU_H1 || domain_id == VPU_G1 || domain_id == VPU_G2) {
276*91f16700Schasinglulu 			return;
277*91f16700Schasinglulu 		}
278*91f16700Schasinglulu 
279*91f16700Schasinglulu 		if (domain_id == VPUMIX) {
280*91f16700Schasinglulu 			mmio_write_32(IMX_GPC_BASE + PU_PGC_DN_TRG, VPU_G1_PWR_REQ |
281*91f16700Schasinglulu 				 VPU_G2_PWR_REQ | VPU_H1_PWR_REQ);
282*91f16700Schasinglulu 
283*91f16700Schasinglulu 			while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & (VPU_G1_PWR_REQ |
284*91f16700Schasinglulu 					VPU_G2_PWR_REQ | VPU_H1_PWR_REQ))
285*91f16700Schasinglulu 				;
286*91f16700Schasinglulu 		}
287*91f16700Schasinglulu 
288*91f16700Schasinglulu 		/* power down the domain */
289*91f16700Schasinglulu 		mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req);
290*91f16700Schasinglulu 
291*91f16700Schasinglulu 		/* wait for power request done */
292*91f16700Schasinglulu 		while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req)
293*91f16700Schasinglulu 			;
294*91f16700Schasinglulu 
295*91f16700Schasinglulu 		if (domain_id == HDMIMIX) {
296*91f16700Schasinglulu 			/* disable all the clocks of HDMIMIX */
297*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + 0x40, 0x0);
298*91f16700Schasinglulu 			mmio_write_32(IMX_HDMI_CTL_BASE + 0x50, 0x0);
299*91f16700Schasinglulu 		}
300*91f16700Schasinglulu 	}
301*91f16700Schasinglulu 
302*91f16700Schasinglulu 	if (domain_id == HSIOMIX) {
303*91f16700Schasinglulu 		for (i = 0; i < ARRAY_SIZE(hsiomix_clk); i++) {
304*91f16700Schasinglulu 			mmio_write_32(IMX_CCM_BASE + hsiomix_clk[i].offset, hsiomix_clk[i].val);
305*91f16700Schasinglulu 		}
306*91f16700Schasinglulu 	}
307*91f16700Schasinglulu }
308*91f16700Schasinglulu 
309*91f16700Schasinglulu void imx_gpc_init(void)
310*91f16700Schasinglulu {
311*91f16700Schasinglulu 	uint32_t val;
312*91f16700Schasinglulu 	unsigned int i;
313*91f16700Schasinglulu 
314*91f16700Schasinglulu 	/* mask all the wakeup irq by default */
315*91f16700Schasinglulu 	for (i = 0; i < IMR_NUM; i++) {
316*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0);
317*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0);
318*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0);
319*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0);
320*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0);
321*91f16700Schasinglulu 	}
322*91f16700Schasinglulu 
323*91f16700Schasinglulu 	val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
324*91f16700Schasinglulu 	/* use GIC wake_request to wakeup C0~C3 from LPM */
325*91f16700Schasinglulu 	val |= CORE_WKUP_FROM_GIC;
326*91f16700Schasinglulu 	/* clear the MASTER0 LPM handshake */
327*91f16700Schasinglulu 	val &= ~MASTER0_LPM_HSK;
328*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
329*91f16700Schasinglulu 
330*91f16700Schasinglulu 	/* clear MASTER1 & MASTER2 mapping in CPU0(A53) */
331*91f16700Schasinglulu 	mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING |
332*91f16700Schasinglulu 		MASTER2_MAPPING));
333*91f16700Schasinglulu 
334*91f16700Schasinglulu 	/* set all mix/PU in A53 domain */
335*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0x3fffff);
336*91f16700Schasinglulu 
337*91f16700Schasinglulu 	/*
338*91f16700Schasinglulu 	 * Set the CORE & SCU power up timing:
339*91f16700Schasinglulu 	 * SW = 0x1, SW2ISO = 0x1;
340*91f16700Schasinglulu 	 * the CPU CORE and SCU power up timing counter
341*91f16700Schasinglulu 	 * is drived  by 32K OSC, each domain's power up
342*91f16700Schasinglulu 	 * latency is (SW + SW2ISO) / 32768
343*91f16700Schasinglulu 	 */
344*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x401);
345*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x401);
346*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x401);
347*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x401);
348*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x401);
349*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING,
350*91f16700Schasinglulu 		      (0x59 << TMC_TMR_SHIFT) | 0x5B | (0x2 << TRC1_TMC_SHIFT));
351*91f16700Schasinglulu 
352*91f16700Schasinglulu 	/* set DUMMY PDN/PUP ACK by default for A53 domain */
353*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53,
354*91f16700Schasinglulu 		      A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK);
355*91f16700Schasinglulu 
356*91f16700Schasinglulu 	/* clear DSM by default */
357*91f16700Schasinglulu 	val = mmio_read_32(IMX_GPC_BASE + SLPCR);
358*91f16700Schasinglulu 	val &= ~SLPCR_EN_DSM;
359*91f16700Schasinglulu 	/* enable the fast wakeup wait/stop mode */
360*91f16700Schasinglulu 	val |= SLPCR_A53_FASTWUP_WAIT_MODE;
361*91f16700Schasinglulu 	val |= SLPCR_A53_FASTWUP_STOP_MODE;
362*91f16700Schasinglulu 	/* clear the RBC */
363*91f16700Schasinglulu 	val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT);
364*91f16700Schasinglulu 	/* set the STBY_COUNT to 0x5, (128 * 30)us */
365*91f16700Schasinglulu 	val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT);
366*91f16700Schasinglulu 	val |= (0x5 << SLPCR_STBY_COUNT_SHFT);
367*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + SLPCR, val);
368*91f16700Schasinglulu 
369*91f16700Schasinglulu 	/*
370*91f16700Schasinglulu 	 * USB PHY power up needs to make sure RESET bit in SRC is clear,
371*91f16700Schasinglulu 	 * otherwise, the PU power up bit in GPC will NOT self-cleared.
372*91f16700Schasinglulu 	 * only need to do it once.
373*91f16700Schasinglulu 	 */
374*91f16700Schasinglulu 	mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1);
375*91f16700Schasinglulu 	mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1);
376*91f16700Schasinglulu 
377*91f16700Schasinglulu 	/* enable all the power domain by default */
378*91f16700Schasinglulu 	for (i = 0; i < 101; i++) {
379*91f16700Schasinglulu 		mmio_write_32(IMX_CCM_BASE + CCGR(i), 0x3);
380*91f16700Schasinglulu 	}
381*91f16700Schasinglulu 
382*91f16700Schasinglulu 	for (i = 0; i < 20; i++) {
383*91f16700Schasinglulu 		imx_gpc_pm_domain_enable(i, true);
384*91f16700Schasinglulu 	}
385*91f16700Schasinglulu }
386