1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2020 NXP 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef GPC_REG_H 8*91f16700Schasinglulu #define GPC_REG_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define LPCR_A53_BSC 0x0 11*91f16700Schasinglulu #define LPCR_A53_BSC2 0x108 12*91f16700Schasinglulu #define LPCR_A53_AD 0x4 13*91f16700Schasinglulu #define LPCR_M4 0x8 14*91f16700Schasinglulu #define SLPCR 0x14 15*91f16700Schasinglulu #define MST_CPU_MAPPING 0x18 16*91f16700Schasinglulu #define MLPCR 0x20 17*91f16700Schasinglulu #define PGC_ACK_SEL_A53 0x24 18*91f16700Schasinglulu #define IMR1_CORE0_A53 0x30 19*91f16700Schasinglulu #define IMR1_CORE1_A53 0x40 20*91f16700Schasinglulu #define IMR1_CORE2_A53 0x1C0 21*91f16700Schasinglulu #define IMR1_CORE3_A53 0x1D0 22*91f16700Schasinglulu #define IMR1_CORE0_M4 0x50 23*91f16700Schasinglulu #define SLT0_CFG 0xB0 24*91f16700Schasinglulu #define GPC_PU_PWRHSK 0x1FC 25*91f16700Schasinglulu #define PGC_CPU_0_1_MAPPING 0xEC 26*91f16700Schasinglulu #define CPU_PGC_UP_TRG 0xF0 27*91f16700Schasinglulu #define PU_PGC_UP_TRG 0xF8 28*91f16700Schasinglulu #define CPU_PGC_DN_TRG 0xFC 29*91f16700Schasinglulu #define PU_PGC_DN_TRG 0x104 30*91f16700Schasinglulu #define LPS_CPU1 0x114 31*91f16700Schasinglulu #define A53_CORE0_PGC 0x800 32*91f16700Schasinglulu #define A53_PLAT_PGC 0x900 33*91f16700Schasinglulu #define PLAT_PGC_PCR 0x900 34*91f16700Schasinglulu #define NOC_PGC_PCR 0xa40 35*91f16700Schasinglulu #define PGC_SCU_TIMING 0x910 36*91f16700Schasinglulu 37*91f16700Schasinglulu #define MASK_DSM_TRIGGER_A53 BIT(31) 38*91f16700Schasinglulu #define IRQ_SRC_A53_WUP BIT(30) 39*91f16700Schasinglulu #define IRQ_SRC_A53_WUP_SHIFT 30 40*91f16700Schasinglulu #define IRQ_SRC_C1 BIT(29) 41*91f16700Schasinglulu #define IRQ_SRC_C0 BIT(28) 42*91f16700Schasinglulu #define IRQ_SRC_C3 BIT(23) 43*91f16700Schasinglulu #define IRQ_SRC_C2 BIT(22) 44*91f16700Schasinglulu #define CPU_CLOCK_ON_LPM BIT(14) 45*91f16700Schasinglulu #define A53_CLK_ON_LPM BIT(14) 46*91f16700Schasinglulu #define MASTER0_LPM_HSK BIT(6) 47*91f16700Schasinglulu #define MASTER1_LPM_HSK BIT(7) 48*91f16700Schasinglulu #define MASTER2_LPM_HSK BIT(8) 49*91f16700Schasinglulu 50*91f16700Schasinglulu #define L2PGE BIT(31) 51*91f16700Schasinglulu #define EN_L2_WFI_PDN BIT(5) 52*91f16700Schasinglulu #define EN_PLAT_PDN BIT(4) 53*91f16700Schasinglulu 54*91f16700Schasinglulu #define SLPCR_EN_DSM BIT(31) 55*91f16700Schasinglulu #define SLPCR_RBC_EN BIT(30) 56*91f16700Schasinglulu #define SLPCR_A53_FASTWUP_STOP_MODE BIT(17) 57*91f16700Schasinglulu #define SLPCR_A53_FASTWUP_WAIT_MODE BIT(16) 58*91f16700Schasinglulu #define SLPCR_VSTBY BIT(2) 59*91f16700Schasinglulu #define SLPCR_SBYOS BIT(1) 60*91f16700Schasinglulu #define SLPCR_BYPASS_PMIC_READY BIT(0) 61*91f16700Schasinglulu #define SLPCR_RBC_COUNT_SHIFT 24 62*91f16700Schasinglulu #define SLPCR_STBY_COUNT_SHFT 3 63*91f16700Schasinglulu 64*91f16700Schasinglulu #define A53_DUMMY_PDN_ACK BIT(15) 65*91f16700Schasinglulu #define A53_DUMMY_PUP_ACK BIT(31) 66*91f16700Schasinglulu #define A53_PLAT_PDN_ACK BIT(2) 67*91f16700Schasinglulu #define A53_PLAT_PUP_ACK BIT(18) 68*91f16700Schasinglulu #define NOC_PDN_SLT_CTRL BIT(10) 69*91f16700Schasinglulu #define NOC_PUP_SLT_CTRL BIT(11) 70*91f16700Schasinglulu #define NOC_PGC_PDN_ACK BIT(3) 71*91f16700Schasinglulu #define NOC_PGC_PUP_ACK BIT(19) 72*91f16700Schasinglulu 73*91f16700Schasinglulu #define PLAT_PUP_SLT_CTRL BIT(9) 74*91f16700Schasinglulu #define PLAT_PDN_SLT_CTRL BIT(8) 75*91f16700Schasinglulu 76*91f16700Schasinglulu #define SLT_PLAT_PDN BIT(8) 77*91f16700Schasinglulu #define SLT_PLAT_PUP BIT(9) 78*91f16700Schasinglulu 79*91f16700Schasinglulu #define MASTER1_MAPPING BIT(1) 80*91f16700Schasinglulu #define MASTER2_MAPPING BIT(2) 81*91f16700Schasinglulu 82*91f16700Schasinglulu #define TMR_TCD2_SHIFT 0 83*91f16700Schasinglulu #define TMC_TMR_SHIFT 10 84*91f16700Schasinglulu #define TRC1_TMC_SHIFT 20 85*91f16700Schasinglulu 86*91f16700Schasinglulu #define MIPI_PWR_REQ BIT(0) 87*91f16700Schasinglulu #define OTG1_PWR_REQ BIT(2) 88*91f16700Schasinglulu #define HSIOMIX_PWR_REQ BIT(4) 89*91f16700Schasinglulu #define DDRMIX_PWR_REQ BIT(5) 90*91f16700Schasinglulu #define GPUMIX_PWR_REQ BIT(7) 91*91f16700Schasinglulu #define DISPMIX_PWR_REQ BIT(10) 92*91f16700Schasinglulu 93*91f16700Schasinglulu #define DDRMIX_ADB400_SYNC BIT(2) 94*91f16700Schasinglulu #define HSIOMIX_ADB400_SYNC BIT(5) 95*91f16700Schasinglulu #define DISPMIX_ADB400_SYNC BIT(7) 96*91f16700Schasinglulu #define GPUMIX_ADB400_SYNC (0x5 << 9) 97*91f16700Schasinglulu #define DDRMIX_ADB400_ACK BIT(20) 98*91f16700Schasinglulu #define HSIOMIX_ADB400_ACK BIT(23) 99*91f16700Schasinglulu #define DISPMIX_ADB400_ACK BIT(25) 100*91f16700Schasinglulu #define GPUMIX_ADB400_ACK (0x5 << 27) 101*91f16700Schasinglulu 102*91f16700Schasinglulu #define MIPI_PGC 0xc00 103*91f16700Schasinglulu #define OTG1_PGC 0xc80 104*91f16700Schasinglulu #define HSIOMIX_PGC 0xd00 105*91f16700Schasinglulu #define DDRMIX_PGC 0xd40 106*91f16700Schasinglulu #define GPUMIX_PGC 0xdc0 107*91f16700Schasinglulu #define DISPMIX_PGC 0xe80 108*91f16700Schasinglulu 109*91f16700Schasinglulu #define IRQ_IMR_NUM U(4) 110*91f16700Schasinglulu 111*91f16700Schasinglulu #endif /* GPC_REG_H */ 112