xref: /arm-trusted-firmware/plat/imx/imx8m/imx8mn/gpc.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2019-2022 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <stdbool.h>
8*91f16700Schasinglulu #include <stdint.h>
9*91f16700Schasinglulu #include <stdlib.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <common/debug.h>
12*91f16700Schasinglulu #include <drivers/delay_timer.h>
13*91f16700Schasinglulu #include <lib/mmio.h>
14*91f16700Schasinglulu #include <lib/psci/psci.h>
15*91f16700Schasinglulu #include <lib/smccc.h>
16*91f16700Schasinglulu #include <services/std_svc.h>
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #include <gpc.h>
19*91f16700Schasinglulu #include <imx_sip_svc.h>
20*91f16700Schasinglulu #include <platform_def.h>
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define CCGR(x)		(0x4000 + (x) * 0x10)
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #define MIPI_PWR_REQ		BIT(0)
25*91f16700Schasinglulu #define OTG1_PWR_REQ		BIT(2)
26*91f16700Schasinglulu #define HSIOMIX_PWR_REQ		BIT(4)
27*91f16700Schasinglulu #define GPUMIX_PWR_REQ		BIT(7)
28*91f16700Schasinglulu #define DISPMIX_PWR_REQ		BIT(10)
29*91f16700Schasinglulu 
30*91f16700Schasinglulu #define HSIOMIX_ADB400_SYNC	BIT(5)
31*91f16700Schasinglulu #define DISPMIX_ADB400_SYNC	BIT(7)
32*91f16700Schasinglulu #define GPUMIX_ADB400_SYNC	(0x5 << 9)
33*91f16700Schasinglulu #define HSIOMIX_ADB400_ACK	BIT(23)
34*91f16700Schasinglulu #define DISPMIX_ADB400_ACK	BIT(25)
35*91f16700Schasinglulu #define GPUMIX_ADB400_ACK	(0x5 << 27)
36*91f16700Schasinglulu 
37*91f16700Schasinglulu #define MIPI_PGC		0xc00
38*91f16700Schasinglulu #define OTG1_PGC		0xc80
39*91f16700Schasinglulu #define HSIOMIX_PGC	        0xd00
40*91f16700Schasinglulu #define GPUMIX_PGC		0xdc0
41*91f16700Schasinglulu #define DISPMIX_PGC		0xe80
42*91f16700Schasinglulu 
43*91f16700Schasinglulu enum pu_domain_id {
44*91f16700Schasinglulu 	HSIOMIX,
45*91f16700Schasinglulu 	OTG1 = 2,
46*91f16700Schasinglulu 	GPUMIX = 4,
47*91f16700Schasinglulu 	DISPMIX = 9,
48*91f16700Schasinglulu 	MIPI,
49*91f16700Schasinglulu };
50*91f16700Schasinglulu 
51*91f16700Schasinglulu /* PU domain, add some hole to minimize the uboot change */
52*91f16700Schasinglulu static struct imx_pwr_domain pu_domains[11] = {
53*91f16700Schasinglulu 	[HSIOMIX] = IMX_MIX_DOMAIN(HSIOMIX, false),
54*91f16700Schasinglulu 	[OTG1] = IMX_PD_DOMAIN(OTG1, true),
55*91f16700Schasinglulu 	[GPUMIX] = IMX_MIX_DOMAIN(GPUMIX, false),
56*91f16700Schasinglulu 	[DISPMIX] = IMX_MIX_DOMAIN(DISPMIX, false),
57*91f16700Schasinglulu 	[MIPI] = IMX_PD_DOMAIN(MIPI, true),
58*91f16700Schasinglulu };
59*91f16700Schasinglulu 
60*91f16700Schasinglulu static unsigned int pu_domain_status;
61*91f16700Schasinglulu 
62*91f16700Schasinglulu void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on)
63*91f16700Schasinglulu {
64*91f16700Schasinglulu 	if (domain_id > MIPI) {
65*91f16700Schasinglulu 		return;
66*91f16700Schasinglulu 	}
67*91f16700Schasinglulu 
68*91f16700Schasinglulu 	struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id];
69*91f16700Schasinglulu 
70*91f16700Schasinglulu 	if (on) {
71*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
72*91f16700Schasinglulu 			pu_domain_status |= (1 << domain_id);
73*91f16700Schasinglulu 		}
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 		/* HSIOMIX has no PU bit, so skip for it */
76*91f16700Schasinglulu 		if (domain_id != HSIOMIX) {
77*91f16700Schasinglulu 			/* clear the PGC bit */
78*91f16700Schasinglulu 			mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
79*91f16700Schasinglulu 
80*91f16700Schasinglulu 			/* power up the domain */
81*91f16700Schasinglulu 			mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req);
82*91f16700Schasinglulu 
83*91f16700Schasinglulu 			/* wait for power request done */
84*91f16700Schasinglulu 			while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req) {
85*91f16700Schasinglulu 				;
86*91f16700Schasinglulu 			}
87*91f16700Schasinglulu 		}
88*91f16700Schasinglulu 
89*91f16700Schasinglulu 		if (domain_id == DISPMIX) {
90*91f16700Schasinglulu 			/* de-reset bus_blk clk and
91*91f16700Schasinglulu 			 * enable bus_blk clk
92*91f16700Schasinglulu 			 */
93*91f16700Schasinglulu 			mmio_write_32(0x32e28000, 0x100);
94*91f16700Schasinglulu 			mmio_write_32(0x32e28004, 0x100);
95*91f16700Schasinglulu 		}
96*91f16700Schasinglulu 
97*91f16700Schasinglulu 		/* handle the ADB400 sync */
98*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
99*91f16700Schasinglulu 			/* clear adb power down request */
100*91f16700Schasinglulu 			mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
101*91f16700Schasinglulu 
102*91f16700Schasinglulu 			/* wait for adb power request ack */
103*91f16700Schasinglulu 			while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) {
104*91f16700Schasinglulu 				;
105*91f16700Schasinglulu 			}
106*91f16700Schasinglulu 		}
107*91f16700Schasinglulu 	} else {
108*91f16700Schasinglulu 		pu_domain_status &= ~(1 << domain_id);
109*91f16700Schasinglulu 
110*91f16700Schasinglulu 		if (domain_id == OTG1) {
111*91f16700Schasinglulu 			return;
112*91f16700Schasinglulu 		}
113*91f16700Schasinglulu 
114*91f16700Schasinglulu 		/* handle the ADB400 sync */
115*91f16700Schasinglulu 		if (pwr_domain->need_sync) {
116*91f16700Schasinglulu 
117*91f16700Schasinglulu 			/* set adb power down request */
118*91f16700Schasinglulu 			mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync);
119*91f16700Schasinglulu 
120*91f16700Schasinglulu 			/* wait for adb power request ack */
121*91f16700Schasinglulu 			while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) {
122*91f16700Schasinglulu 				;
123*91f16700Schasinglulu 			}
124*91f16700Schasinglulu 		}
125*91f16700Schasinglulu 
126*91f16700Schasinglulu 		/* HSIOMIX has no PU bit, so skip for it */
127*91f16700Schasinglulu 		if (domain_id != HSIOMIX) {
128*91f16700Schasinglulu 			/* set the PGC bit */
129*91f16700Schasinglulu 			mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1);
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 			/* power down the domain */
132*91f16700Schasinglulu 			mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req);
133*91f16700Schasinglulu 
134*91f16700Schasinglulu 			/* wait for power request done */
135*91f16700Schasinglulu 			while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req) {
136*91f16700Schasinglulu 				;
137*91f16700Schasinglulu 			}
138*91f16700Schasinglulu 		}
139*91f16700Schasinglulu 	}
140*91f16700Schasinglulu }
141*91f16700Schasinglulu 
142*91f16700Schasinglulu void imx_gpc_init(void)
143*91f16700Schasinglulu {
144*91f16700Schasinglulu 	unsigned int val;
145*91f16700Schasinglulu 	int i;
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	/* mask all the wakeup irq by default */
148*91f16700Schasinglulu 	for (i = 0; i < 4; i++) {
149*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0);
150*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0);
151*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0);
152*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0);
153*91f16700Schasinglulu 		mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0);
154*91f16700Schasinglulu 	}
155*91f16700Schasinglulu 
156*91f16700Schasinglulu 	val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC);
157*91f16700Schasinglulu 	/* use GIC wake_request to wakeup C0~C3 from LPM */
158*91f16700Schasinglulu 	val |= CORE_WKUP_FROM_GIC;
159*91f16700Schasinglulu 	/* clear the MASTER0 LPM handshake */
160*91f16700Schasinglulu 	val &= ~MASTER0_LPM_HSK;
161*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val);
162*91f16700Schasinglulu 
163*91f16700Schasinglulu 	/* clear MASTER1 & MASTER2 mapping in CPU0(A53) */
164*91f16700Schasinglulu 	mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING |
165*91f16700Schasinglulu 		MASTER2_MAPPING));
166*91f16700Schasinglulu 
167*91f16700Schasinglulu 	/* set all mix/PU in A53 domain */
168*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0xffff);
169*91f16700Schasinglulu 
170*91f16700Schasinglulu 	/*
171*91f16700Schasinglulu 	 * Set the CORE & SCU power up timing:
172*91f16700Schasinglulu 	 * SW = 0x1, SW2ISO = 0x1;
173*91f16700Schasinglulu 	 * the CPU CORE and SCU power up timing counter
174*91f16700Schasinglulu 	 * is drived  by 32K OSC, each domain's power up
175*91f16700Schasinglulu 	 * latency is (SW + SW2ISO) / 32768
176*91f16700Schasinglulu 	 */
177*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x401);
178*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x401);
179*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x401);
180*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x401);
181*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x401);
182*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING,
183*91f16700Schasinglulu 		      (0x59 << TMC_TMR_SHIFT) | 0x5B | (0x2 << TRC1_TMC_SHIFT));
184*91f16700Schasinglulu 
185*91f16700Schasinglulu 	/* set DUMMY PDN/PUP ACK by default for A53 domain */
186*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53,
187*91f16700Schasinglulu 		      A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK);
188*91f16700Schasinglulu 
189*91f16700Schasinglulu 	/* clear DSM by default */
190*91f16700Schasinglulu 	val = mmio_read_32(IMX_GPC_BASE + SLPCR);
191*91f16700Schasinglulu 	val &= ~SLPCR_EN_DSM;
192*91f16700Schasinglulu 	/* enable the fast wakeup wait mode */
193*91f16700Schasinglulu 	val |= SLPCR_A53_FASTWUP_WAIT_MODE;
194*91f16700Schasinglulu 	/* clear the RBC */
195*91f16700Schasinglulu 	val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT);
196*91f16700Schasinglulu 	/* set the STBY_COUNT to 0x5, (128 * 30)us */
197*91f16700Schasinglulu 	val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT);
198*91f16700Schasinglulu 	val |= (0x5 << SLPCR_STBY_COUNT_SHFT);
199*91f16700Schasinglulu 	mmio_write_32(IMX_GPC_BASE + SLPCR, val);
200*91f16700Schasinglulu 
201*91f16700Schasinglulu 	/*
202*91f16700Schasinglulu 	 * USB PHY power up needs to make sure RESET bit in SRC is clear,
203*91f16700Schasinglulu 	 * otherwise, the PU power up bit in GPC will NOT self-cleared.
204*91f16700Schasinglulu 	 * only need to do it once.
205*91f16700Schasinglulu 	 */
206*91f16700Schasinglulu 	mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1);
207*91f16700Schasinglulu }
208