1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2021-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <arch.h> 8*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 9*91f16700Schasinglulu #include <lib/utils_def.h> 10*91f16700Schasinglulu #include <plat/common/common_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 13*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH aarch64 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0xB00 16*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE 64 17*91f16700Schasinglulu 18*91f16700Schasinglulu #define PLAT_PRIMARY_CPU U(0x0) 19*91f16700Schasinglulu #define PLATFORM_MAX_CPU_PER_CLUSTER U(4) 20*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(1) 21*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT U(4) 22*91f16700Schasinglulu #define PLATFORM_CLUSTER1_CORE_COUNT U(0) 23*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define IMX_PWR_LVL0 MPIDR_AFFLVL0 26*91f16700Schasinglulu #define IMX_PWR_LVL1 MPIDR_AFFLVL1 27*91f16700Schasinglulu #define IMX_PWR_LVL2 MPIDR_AFFLVL2 28*91f16700Schasinglulu 29*91f16700Schasinglulu #define PWR_DOMAIN_AT_MAX_LVL U(1) 30*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL U(2) 31*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(4) 32*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(2) 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define PLAT_WAIT_RET_STATE U(1) 35*91f16700Schasinglulu #define PLAT_STOP_OFF_STATE U(3) 36*91f16700Schasinglulu 37*91f16700Schasinglulu #define PLAT_PRI_BITS U(3) 38*91f16700Schasinglulu #define PLAT_SDEI_CRITICAL_PRI 0x10 39*91f16700Schasinglulu #define PLAT_SDEI_NORMAL_PRI 0x20 40*91f16700Schasinglulu #define PLAT_SDEI_SGI_PRIVATE U(9) 41*91f16700Schasinglulu 42*91f16700Schasinglulu #if defined(NEED_BL2) 43*91f16700Schasinglulu #define BL2_BASE U(0x920000) 44*91f16700Schasinglulu #define BL2_SIZE SZ_128K 45*91f16700Schasinglulu #define BL2_LIMIT (BL2_BASE + BL2_SIZE) 46*91f16700Schasinglulu #define BL31_BASE U(0x900000) 47*91f16700Schasinglulu #define IMX_FIP_BASE U(0x40310000) 48*91f16700Schasinglulu #define IMX_FIP_SIZE U(0x000300000) 49*91f16700Schasinglulu #define IMX_FIP_LIMIT U(FIP_BASE + FIP_SIZE) 50*91f16700Schasinglulu 51*91f16700Schasinglulu /* Define FIP image location on eMMC */ 52*91f16700Schasinglulu #define IMX_FIP_MMC_BASE U(0x100000) 53*91f16700Schasinglulu 54*91f16700Schasinglulu #define PLAT_IMX8MM_BOOT_MMC_BASE U(0x30B50000) /* SD */ 55*91f16700Schasinglulu #else 56*91f16700Schasinglulu #define BL31_BASE U(0x920000) 57*91f16700Schasinglulu #endif 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define BL31_SIZE SZ_128K 60*91f16700Schasinglulu #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* non-secure uboot base */ 63*91f16700Schasinglulu #define PLAT_NS_IMAGE_OFFSET U(0x40200000) 64*91f16700Schasinglulu #define PLAT_NS_IMAGE_SIZE U(0x00200000) 65*91f16700Schasinglulu 66*91f16700Schasinglulu #define BL32_FDT_OVERLAY_ADDR (PLAT_NS_IMAGE_OFFSET + 0x3000000) 67*91f16700Schasinglulu 68*91f16700Schasinglulu /* GICv3 base address */ 69*91f16700Schasinglulu #define PLAT_GICD_BASE U(0x38800000) 70*91f16700Schasinglulu #define PLAT_GICR_BASE U(0x38880000) 71*91f16700Schasinglulu 72*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 73*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 74*91f16700Schasinglulu 75*91f16700Schasinglulu #define MAX_XLAT_TABLES 8 76*91f16700Schasinglulu #define MAX_MMAP_REGIONS 16 77*91f16700Schasinglulu 78*91f16700Schasinglulu #define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */ 79*91f16700Schasinglulu 80*91f16700Schasinglulu #define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */ 81*91f16700Schasinglulu 82*91f16700Schasinglulu #define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE 83*91f16700Schasinglulu #define PLAT_CRASH_UART_CLK_IN_HZ 24000000 84*91f16700Schasinglulu #define IMX_CONSOLE_BAUDRATE 115200 85*91f16700Schasinglulu 86*91f16700Schasinglulu #define IMX_AIPSTZ1 U(0x301f0000) 87*91f16700Schasinglulu #define IMX_AIPSTZ2 U(0x305f0000) 88*91f16700Schasinglulu #define IMX_AIPSTZ3 U(0x309f0000) 89*91f16700Schasinglulu #define IMX_AIPSTZ4 U(0x32df0000) 90*91f16700Schasinglulu 91*91f16700Schasinglulu #define IMX_AIPS_BASE U(0x30000000) 92*91f16700Schasinglulu #define IMX_AIPS_SIZE U(0x3000000) 93*91f16700Schasinglulu #define IMX_GPV_BASE U(0x32000000) 94*91f16700Schasinglulu #define IMX_GPV_SIZE U(0x800000) 95*91f16700Schasinglulu #define IMX_AIPS1_BASE U(0x30200000) 96*91f16700Schasinglulu #define IMX_AIPS4_BASE U(0x32c00000) 97*91f16700Schasinglulu #define IMX_ANAMIX_BASE U(0x30360000) 98*91f16700Schasinglulu #define IMX_CCM_BASE U(0x30380000) 99*91f16700Schasinglulu #define IMX_SRC_BASE U(0x30390000) 100*91f16700Schasinglulu #define IMX_GPC_BASE U(0x303a0000) 101*91f16700Schasinglulu #define IMX_RDC_BASE U(0x303d0000) 102*91f16700Schasinglulu #define IMX_CSU_BASE U(0x303e0000) 103*91f16700Schasinglulu #define IMX_WDOG_BASE U(0x30280000) 104*91f16700Schasinglulu #define IMX_SNVS_BASE U(0x30370000) 105*91f16700Schasinglulu #define IMX_NOC_BASE U(0x32700000) 106*91f16700Schasinglulu #define IMX_TZASC_BASE U(0x32F80000) 107*91f16700Schasinglulu #define IMX_IOMUX_GPR_BASE U(0x30340000) 108*91f16700Schasinglulu #define IMX_CAAM_BASE U(0x30900000) 109*91f16700Schasinglulu #define IMX_DDRC_BASE U(0x3d400000) 110*91f16700Schasinglulu #define IMX_DDRPHY_BASE U(0x3c000000) 111*91f16700Schasinglulu #define IMX_DDR_IPS_BASE U(0x3d000000) 112*91f16700Schasinglulu #define IMX_DDR_IPS_SIZE U(0x1800000) 113*91f16700Schasinglulu #define IMX_VPUMIX_BASE U(0x38330000) 114*91f16700Schasinglulu #define IMX_VPUMIX_SIZE U(0x100000) 115*91f16700Schasinglulu #define IMX_ROM_BASE U(0x0) 116*91f16700Schasinglulu #define IMX_ROM_SIZE U(0x40000) 117*91f16700Schasinglulu #define IMX_NS_OCRAM_BASE U(0x900000) 118*91f16700Schasinglulu #define IMX_NS_OCRAM_SIZE U(0x20000) 119*91f16700Schasinglulu #define IMX_CAAM_RAM_BASE U(0x100000) 120*91f16700Schasinglulu #define IMX_CAAM_RAM_SIZE U(0x10000) 121*91f16700Schasinglulu #define IMX_DRAM_BASE U(0x40000000) 122*91f16700Schasinglulu #define IMX_DRAM_SIZE U(0xc0000000) 123*91f16700Schasinglulu 124*91f16700Schasinglulu #define GPV_BASE U(0x32000000) 125*91f16700Schasinglulu #define GPV_SIZE U(0x800000) 126*91f16700Schasinglulu #define IMX_GIC_BASE PLAT_GICD_BASE 127*91f16700Schasinglulu #define IMX_GIC_SIZE U(0x200000) 128*91f16700Schasinglulu 129*91f16700Schasinglulu #define WDOG_WSR U(0x2) 130*91f16700Schasinglulu #define WDOG_WCR_WDZST BIT(0) 131*91f16700Schasinglulu #define WDOG_WCR_WDBG BIT(1) 132*91f16700Schasinglulu #define WDOG_WCR_WDE BIT(2) 133*91f16700Schasinglulu #define WDOG_WCR_WDT BIT(3) 134*91f16700Schasinglulu #define WDOG_WCR_SRS BIT(4) 135*91f16700Schasinglulu #define WDOG_WCR_WDA BIT(5) 136*91f16700Schasinglulu #define WDOG_WCR_SRE BIT(6) 137*91f16700Schasinglulu #define WDOG_WCR_WDW BIT(7) 138*91f16700Schasinglulu 139*91f16700Schasinglulu #define SRC_A53RCR0 U(0x4) 140*91f16700Schasinglulu #define SRC_A53RCR1 U(0x8) 141*91f16700Schasinglulu #define SRC_OTG1PHY_SCR U(0x20) 142*91f16700Schasinglulu #define SRC_OTG2PHY_SCR U(0x24) 143*91f16700Schasinglulu #define SRC_GPR1_OFFSET U(0x74) 144*91f16700Schasinglulu #define SRC_GPR10_OFFSET U(0x98) 145*91f16700Schasinglulu #define SRC_GPR10_PERSIST_SECONDARY_BOOT BIT(30) 146*91f16700Schasinglulu 147*91f16700Schasinglulu #define SNVS_LPCR U(0x38) 148*91f16700Schasinglulu #define SNVS_LPCR_SRTC_ENV BIT(0) 149*91f16700Schasinglulu #define SNVS_LPCR_DP_EN BIT(5) 150*91f16700Schasinglulu #define SNVS_LPCR_TOP BIT(6) 151*91f16700Schasinglulu 152*91f16700Schasinglulu #define IOMUXC_GPR10 U(0x28) 153*91f16700Schasinglulu #define GPR_TZASC_EN BIT(0) 154*91f16700Schasinglulu #define GPR_TZASC_EN_LOCK BIT(16) 155*91f16700Schasinglulu 156*91f16700Schasinglulu #define ANAMIX_MISC_CTL U(0x124) 157*91f16700Schasinglulu #define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50) 158*91f16700Schasinglulu 159*91f16700Schasinglulu #define MAX_CSU_NUM U(64) 160*91f16700Schasinglulu 161*91f16700Schasinglulu #define OCRAM_S_BASE U(0x00180000) 162*91f16700Schasinglulu #define OCRAM_S_SIZE U(0x8000) 163*91f16700Schasinglulu #define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE) 164*91f16700Schasinglulu #define SAVED_DRAM_TIMING_BASE OCRAM_S_BASE 165*91f16700Schasinglulu 166*91f16700Schasinglulu #define COUNTER_FREQUENCY 8000000 /* 8MHz */ 167*91f16700Schasinglulu 168*91f16700Schasinglulu #define IMX_WDOG_B_RESET 169*91f16700Schasinglulu 170*91f16700Schasinglulu #define MAX_IO_HANDLES 3U 171*91f16700Schasinglulu #define MAX_IO_DEVICES 2U 172*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES 1U 173*91f16700Schasinglulu 174*91f16700Schasinglulu #define PLAT_IMX8M_DTO_BASE 0x53000000 175*91f16700Schasinglulu #define PLAT_IMX8M_DTO_MAX_SIZE 0x1000 176*91f16700Schasinglulu #define PLAT_IMX_EVENT_LOG_MAX_SIZE UL(0x400) 177