1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright 2017-2021 NXP 3*91f16700Schasinglulu * Copyright 2021 Arm 4*91f16700Schasinglulu * 5*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu #include <assert.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch_helpers.h> 11*91f16700Schasinglulu #include <common/bl_common.h> 12*91f16700Schasinglulu #include <common/debug.h> 13*91f16700Schasinglulu #include <common/desc_image_load.h> 14*91f16700Schasinglulu #include <context.h> 15*91f16700Schasinglulu #include <drivers/console.h> 16*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 17*91f16700Schasinglulu #include <drivers/mmc.h> 18*91f16700Schasinglulu #include <lib/mmio.h> 19*91f16700Schasinglulu #include <lib/optee_utils.h> 20*91f16700Schasinglulu #include <lib/utils.h> 21*91f16700Schasinglulu #include <stdbool.h> 22*91f16700Schasinglulu #include <tbbr_img_def.h> 23*91f16700Schasinglulu 24*91f16700Schasinglulu #include <imx_aipstz.h> 25*91f16700Schasinglulu #include <imx_csu.h> 26*91f16700Schasinglulu #include <imx_uart.h> 27*91f16700Schasinglulu #include <imx_usdhc.h> 28*91f16700Schasinglulu #include <plat/common/platform.h> 29*91f16700Schasinglulu 30*91f16700Schasinglulu #include "imx8mm_private.h" 31*91f16700Schasinglulu #include "platform_def.h" 32*91f16700Schasinglulu 33*91f16700Schasinglulu static const struct aipstz_cfg aipstz[] = { 34*91f16700Schasinglulu {IMX_AIPSTZ1, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 35*91f16700Schasinglulu {IMX_AIPSTZ2, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 36*91f16700Schasinglulu {IMX_AIPSTZ3, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 37*91f16700Schasinglulu {IMX_AIPSTZ4, 0x77777777, 0x77777777, .opacr = {0x0, 0x0, 0x0, 0x0, 0x0}, }, 38*91f16700Schasinglulu {0}, 39*91f16700Schasinglulu }; 40*91f16700Schasinglulu 41*91f16700Schasinglulu static void imx8mm_usdhc_setup(void) 42*91f16700Schasinglulu { 43*91f16700Schasinglulu imx_usdhc_params_t params; 44*91f16700Schasinglulu struct mmc_device_info info; 45*91f16700Schasinglulu 46*91f16700Schasinglulu params.reg_base = PLAT_IMX8MM_BOOT_MMC_BASE; 47*91f16700Schasinglulu /* 48*91f16700Schasinglulu The imx8mm SD Card Speed modes for USDHC2 49*91f16700Schasinglulu +--------------+--------------------+--------------+--------------+ 50*91f16700Schasinglulu |Bus Speed Mode|Max. Clock Frequency|Max. Bus Speed|Signal Voltage| 51*91f16700Schasinglulu +--------------+--------------------+--------------+--------------+ 52*91f16700Schasinglulu |Default Speed | 25 MHz | 12.5 MB/s | 3.3V | 53*91f16700Schasinglulu |High Speed | 50 MHz | 25 MB/s | 3.3V | 54*91f16700Schasinglulu +--------------+--------------------+--------------+--------------+ 55*91f16700Schasinglulu 56*91f16700Schasinglulu We pick 50 Mhz here for High Speed access. 57*91f16700Schasinglulu */ 58*91f16700Schasinglulu params.clk_rate = 50000000; 59*91f16700Schasinglulu params.bus_width = MMC_BUS_WIDTH_1; 60*91f16700Schasinglulu params.flags = 0; 61*91f16700Schasinglulu info.mmc_dev_type = MMC_IS_SD; 62*91f16700Schasinglulu info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3; 63*91f16700Schasinglulu imx_usdhc_init(¶ms, &info); 64*91f16700Schasinglulu } 65*91f16700Schasinglulu 66*91f16700Schasinglulu void bl2_el3_early_platform_setup(u_register_t arg1, u_register_t arg2, 67*91f16700Schasinglulu u_register_t arg3, u_register_t arg4) 68*91f16700Schasinglulu { 69*91f16700Schasinglulu int i; 70*91f16700Schasinglulu static console_t console; 71*91f16700Schasinglulu 72*91f16700Schasinglulu /* enable CSU NS access permission */ 73*91f16700Schasinglulu for (i = 0; i < MAX_CSU_NUM; i++) { 74*91f16700Schasinglulu mmio_write_32(IMX_CSU_BASE + i * 4, CSU_CSL_OPEN_ACCESS); 75*91f16700Schasinglulu } 76*91f16700Schasinglulu 77*91f16700Schasinglulu /* config the aips access permission */ 78*91f16700Schasinglulu imx_aipstz_init(aipstz); 79*91f16700Schasinglulu 80*91f16700Schasinglulu console_imx_uart_register(IMX_BOOT_UART_BASE, IMX_BOOT_UART_CLK_IN_HZ, 81*91f16700Schasinglulu IMX_CONSOLE_BAUDRATE, &console); 82*91f16700Schasinglulu 83*91f16700Schasinglulu generic_delay_timer_init(); 84*91f16700Schasinglulu 85*91f16700Schasinglulu /* select the CKIL source to 32K OSC */ 86*91f16700Schasinglulu mmio_write_32(0x30360124, 0x1); 87*91f16700Schasinglulu 88*91f16700Schasinglulu imx8mm_usdhc_setup(); 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* Open handles to a FIP image */ 91*91f16700Schasinglulu plat_imx_io_setup(); 92*91f16700Schasinglulu } 93*91f16700Schasinglulu 94*91f16700Schasinglulu void bl2_el3_plat_arch_setup(void) 95*91f16700Schasinglulu { 96*91f16700Schasinglulu } 97*91f16700Schasinglulu 98*91f16700Schasinglulu void bl2_platform_setup(void) 99*91f16700Schasinglulu { 100*91f16700Schasinglulu } 101*91f16700Schasinglulu 102*91f16700Schasinglulu int bl2_plat_handle_post_image_load(unsigned int image_id) 103*91f16700Schasinglulu { 104*91f16700Schasinglulu int err = 0; 105*91f16700Schasinglulu bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 106*91f16700Schasinglulu bl_mem_params_node_t *pager_mem_params = NULL; 107*91f16700Schasinglulu bl_mem_params_node_t *paged_mem_params = NULL; 108*91f16700Schasinglulu 109*91f16700Schasinglulu assert(bl_mem_params); 110*91f16700Schasinglulu 111*91f16700Schasinglulu switch (image_id) { 112*91f16700Schasinglulu case BL32_IMAGE_ID: 113*91f16700Schasinglulu pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 114*91f16700Schasinglulu assert(pager_mem_params); 115*91f16700Schasinglulu 116*91f16700Schasinglulu paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 117*91f16700Schasinglulu assert(paged_mem_params); 118*91f16700Schasinglulu 119*91f16700Schasinglulu err = parse_optee_header(&bl_mem_params->ep_info, 120*91f16700Schasinglulu &pager_mem_params->image_info, 121*91f16700Schasinglulu &paged_mem_params->image_info); 122*91f16700Schasinglulu if (err != 0) { 123*91f16700Schasinglulu WARN("OPTEE header parse error.\n"); 124*91f16700Schasinglulu } 125*91f16700Schasinglulu 126*91f16700Schasinglulu break; 127*91f16700Schasinglulu default: 128*91f16700Schasinglulu /* Do nothing in default case */ 129*91f16700Schasinglulu break; 130*91f16700Schasinglulu } 131*91f16700Schasinglulu 132*91f16700Schasinglulu return err; 133*91f16700Schasinglulu } 134*91f16700Schasinglulu 135*91f16700Schasinglulu unsigned int plat_get_syscnt_freq2(void) 136*91f16700Schasinglulu { 137*91f16700Schasinglulu return COUNTER_FREQUENCY; 138*91f16700Schasinglulu } 139*91f16700Schasinglulu 140*91f16700Schasinglulu void bl2_plat_runtime_setup(void) 141*91f16700Schasinglulu { 142*91f16700Schasinglulu return; 143*91f16700Schasinglulu } 144