1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <stdlib.h> 8*91f16700Schasinglulu #include <stdint.h> 9*91f16700Schasinglulu #include <stdbool.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <common/debug.h> 12*91f16700Schasinglulu #include <drivers/delay_timer.h> 13*91f16700Schasinglulu #include <lib/mmio.h> 14*91f16700Schasinglulu #include <lib/psci/psci.h> 15*91f16700Schasinglulu #include <lib/smccc.h> 16*91f16700Schasinglulu #include <platform_def.h> 17*91f16700Schasinglulu #include <services/std_svc.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #include <gpc.h> 20*91f16700Schasinglulu #include <imx_sip_svc.h> 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define CCGR(x) (0x4000 + (x) * 16) 23*91f16700Schasinglulu 24*91f16700Schasinglulu enum pu_domain_id { 25*91f16700Schasinglulu HSIOMIX, 26*91f16700Schasinglulu PCIE, 27*91f16700Schasinglulu OTG1, 28*91f16700Schasinglulu OTG2, 29*91f16700Schasinglulu GPUMIX, 30*91f16700Schasinglulu VPUMIX, 31*91f16700Schasinglulu VPU_G1, 32*91f16700Schasinglulu VPU_G2, 33*91f16700Schasinglulu VPU_H1, 34*91f16700Schasinglulu DISPMIX, 35*91f16700Schasinglulu MIPI, 36*91f16700Schasinglulu /* below two domain only for ATF internal use */ 37*91f16700Schasinglulu GPU2D, 38*91f16700Schasinglulu GPU3D, 39*91f16700Schasinglulu MAX_DOMAINS, 40*91f16700Schasinglulu }; 41*91f16700Schasinglulu 42*91f16700Schasinglulu /* PU domain */ 43*91f16700Schasinglulu static struct imx_pwr_domain pu_domains[] = { 44*91f16700Schasinglulu IMX_MIX_DOMAIN(HSIOMIX, false), 45*91f16700Schasinglulu IMX_PD_DOMAIN(PCIE, false), 46*91f16700Schasinglulu IMX_PD_DOMAIN(OTG1, true), 47*91f16700Schasinglulu IMX_PD_DOMAIN(OTG2, true), 48*91f16700Schasinglulu IMX_MIX_DOMAIN(GPUMIX, false), 49*91f16700Schasinglulu IMX_MIX_DOMAIN(VPUMIX, false), 50*91f16700Schasinglulu IMX_PD_DOMAIN(VPU_G1, false), 51*91f16700Schasinglulu IMX_PD_DOMAIN(VPU_G2, false), 52*91f16700Schasinglulu IMX_PD_DOMAIN(VPU_H1, false), 53*91f16700Schasinglulu IMX_MIX_DOMAIN(DISPMIX, false), 54*91f16700Schasinglulu IMX_PD_DOMAIN(MIPI, false), 55*91f16700Schasinglulu /* below two domain only for ATF internal use */ 56*91f16700Schasinglulu IMX_MIX_DOMAIN(GPU2D, false), 57*91f16700Schasinglulu IMX_MIX_DOMAIN(GPU3D, false), 58*91f16700Schasinglulu }; 59*91f16700Schasinglulu 60*91f16700Schasinglulu static unsigned int pu_domain_status; 61*91f16700Schasinglulu 62*91f16700Schasinglulu #define GPU_RCR 0x40 63*91f16700Schasinglulu #define VPU_RCR 0x44 64*91f16700Schasinglulu 65*91f16700Schasinglulu #define VPU_CTL_BASE 0x38330000 66*91f16700Schasinglulu #define BLK_SFT_RSTN_CSR 0x0 67*91f16700Schasinglulu #define H1_SFT_RSTN BIT(2) 68*91f16700Schasinglulu #define G1_SFT_RSTN BIT(1) 69*91f16700Schasinglulu #define G2_SFT_RSTN BIT(0) 70*91f16700Schasinglulu 71*91f16700Schasinglulu #define DISP_CTL_BASE 0x32e28000 72*91f16700Schasinglulu 73*91f16700Schasinglulu void vpu_sft_reset_assert(uint32_t domain_id) 74*91f16700Schasinglulu { 75*91f16700Schasinglulu uint32_t val; 76*91f16700Schasinglulu 77*91f16700Schasinglulu val = mmio_read_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR); 78*91f16700Schasinglulu 79*91f16700Schasinglulu switch (domain_id) { 80*91f16700Schasinglulu case VPU_G1: 81*91f16700Schasinglulu val &= ~G1_SFT_RSTN; 82*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 83*91f16700Schasinglulu break; 84*91f16700Schasinglulu case VPU_G2: 85*91f16700Schasinglulu val &= ~G2_SFT_RSTN; 86*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 87*91f16700Schasinglulu break; 88*91f16700Schasinglulu case VPU_H1: 89*91f16700Schasinglulu val &= ~H1_SFT_RSTN; 90*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 91*91f16700Schasinglulu break; 92*91f16700Schasinglulu default: 93*91f16700Schasinglulu break; 94*91f16700Schasinglulu } 95*91f16700Schasinglulu } 96*91f16700Schasinglulu 97*91f16700Schasinglulu void vpu_sft_reset_deassert(uint32_t domain_id) 98*91f16700Schasinglulu { 99*91f16700Schasinglulu uint32_t val; 100*91f16700Schasinglulu 101*91f16700Schasinglulu val = mmio_read_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR); 102*91f16700Schasinglulu 103*91f16700Schasinglulu switch (domain_id) { 104*91f16700Schasinglulu case VPU_G1: 105*91f16700Schasinglulu val |= G1_SFT_RSTN; 106*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 107*91f16700Schasinglulu break; 108*91f16700Schasinglulu case VPU_G2: 109*91f16700Schasinglulu val |= G2_SFT_RSTN; 110*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 111*91f16700Schasinglulu break; 112*91f16700Schasinglulu case VPU_H1: 113*91f16700Schasinglulu val |= H1_SFT_RSTN; 114*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + BLK_SFT_RSTN_CSR, val); 115*91f16700Schasinglulu break; 116*91f16700Schasinglulu default: 117*91f16700Schasinglulu break; 118*91f16700Schasinglulu } 119*91f16700Schasinglulu } 120*91f16700Schasinglulu 121*91f16700Schasinglulu void imx_gpc_pm_domain_enable(uint32_t domain_id, bool on) 122*91f16700Schasinglulu { 123*91f16700Schasinglulu if (domain_id >= MAX_DOMAINS) { 124*91f16700Schasinglulu return; 125*91f16700Schasinglulu } 126*91f16700Schasinglulu 127*91f16700Schasinglulu struct imx_pwr_domain *pwr_domain = &pu_domains[domain_id]; 128*91f16700Schasinglulu 129*91f16700Schasinglulu if (on) { 130*91f16700Schasinglulu pu_domain_status |= (1 << domain_id); 131*91f16700Schasinglulu 132*91f16700Schasinglulu if (domain_id == VPU_G1 || domain_id == VPU_G2 || 133*91f16700Schasinglulu domain_id == VPU_H1) { 134*91f16700Schasinglulu vpu_sft_reset_assert(domain_id); 135*91f16700Schasinglulu } 136*91f16700Schasinglulu 137*91f16700Schasinglulu /* HSIOMIX has no PU bit, so skip for it */ 138*91f16700Schasinglulu if (domain_id != HSIOMIX) { 139*91f16700Schasinglulu /* clear the PGC bit */ 140*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1); 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* power up the domain */ 143*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, pwr_domain->pwr_req); 144*91f16700Schasinglulu 145*91f16700Schasinglulu /* wait for power request done */ 146*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & pwr_domain->pwr_req) { 147*91f16700Schasinglulu ; 148*91f16700Schasinglulu } 149*91f16700Schasinglulu } 150*91f16700Schasinglulu 151*91f16700Schasinglulu if (domain_id == VPU_G1 || domain_id == VPU_G2 || 152*91f16700Schasinglulu domain_id == VPU_H1) { 153*91f16700Schasinglulu vpu_sft_reset_deassert(domain_id); 154*91f16700Schasinglulu /* dealy for a while to make sure reset done */ 155*91f16700Schasinglulu udelay(100); 156*91f16700Schasinglulu } 157*91f16700Schasinglulu 158*91f16700Schasinglulu if (domain_id == GPUMIX) { 159*91f16700Schasinglulu /* assert reset */ 160*91f16700Schasinglulu mmio_write_32(IMX_SRC_BASE + GPU_RCR, 0x1); 161*91f16700Schasinglulu 162*91f16700Schasinglulu /* power up GPU2D */ 163*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + GPU2D_PGC, 0x1); 164*91f16700Schasinglulu 165*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, GPU2D_PWR_REQ); 166*91f16700Schasinglulu 167*91f16700Schasinglulu /* wait for power request done */ 168*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & GPU2D_PWR_REQ) { 169*91f16700Schasinglulu ; 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu udelay(1); 173*91f16700Schasinglulu 174*91f16700Schasinglulu /* power up GPU3D */ 175*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + GPU3D_PGC, 0x1); 176*91f16700Schasinglulu 177*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_UP_TRG, GPU3D_PWR_REQ); 178*91f16700Schasinglulu 179*91f16700Schasinglulu /* wait for power request done */ 180*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_UP_TRG) & GPU3D_PWR_REQ) { 181*91f16700Schasinglulu ; 182*91f16700Schasinglulu } 183*91f16700Schasinglulu 184*91f16700Schasinglulu udelay(10); 185*91f16700Schasinglulu /* release the gpumix reset */ 186*91f16700Schasinglulu mmio_write_32(IMX_SRC_BASE + GPU_RCR, 0x0); 187*91f16700Schasinglulu udelay(10); 188*91f16700Schasinglulu } 189*91f16700Schasinglulu 190*91f16700Schasinglulu /* vpu sft clock enable */ 191*91f16700Schasinglulu if (domain_id == VPUMIX) { 192*91f16700Schasinglulu mmio_write_32(IMX_SRC_BASE + VPU_RCR, 0x1); 193*91f16700Schasinglulu udelay(5); 194*91f16700Schasinglulu mmio_write_32(IMX_SRC_BASE + VPU_RCR, 0x0); 195*91f16700Schasinglulu udelay(5); 196*91f16700Schasinglulu 197*91f16700Schasinglulu /* enable all clock */ 198*91f16700Schasinglulu mmio_write_32(VPU_CTL_BASE + 0x4, 0x7); 199*91f16700Schasinglulu } 200*91f16700Schasinglulu 201*91f16700Schasinglulu if (domain_id == DISPMIX) { 202*91f16700Schasinglulu /* special setting for DISPMIX */ 203*91f16700Schasinglulu mmio_write_32(DISP_CTL_BASE + 0x4, 0x1fff); 204*91f16700Schasinglulu mmio_write_32(DISP_CTL_BASE, 0x7f); 205*91f16700Schasinglulu mmio_write_32(DISP_CTL_BASE + 0x8, 0x30000); 206*91f16700Schasinglulu } 207*91f16700Schasinglulu 208*91f16700Schasinglulu /* handle the ADB400 sync */ 209*91f16700Schasinglulu if (pwr_domain->need_sync) { 210*91f16700Schasinglulu /* clear adb power down request */ 211*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync); 212*91f16700Schasinglulu 213*91f16700Schasinglulu /* wait for adb power request ack */ 214*91f16700Schasinglulu while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) { 215*91f16700Schasinglulu ; 216*91f16700Schasinglulu } 217*91f16700Schasinglulu } 218*91f16700Schasinglulu 219*91f16700Schasinglulu if (domain_id == GPUMIX) { 220*91f16700Schasinglulu /* power up GPU2D ADB */ 221*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, GPU2D_ADB400_SYNC); 222*91f16700Schasinglulu 223*91f16700Schasinglulu /* wait for adb power request ack */ 224*91f16700Schasinglulu while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & GPU2D_ADB400_ACK)) { 225*91f16700Schasinglulu ; 226*91f16700Schasinglulu } 227*91f16700Schasinglulu 228*91f16700Schasinglulu /* power up GPU3D ADB */ 229*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, GPU3D_ADB400_SYNC); 230*91f16700Schasinglulu 231*91f16700Schasinglulu /* wait for adb power request ack */ 232*91f16700Schasinglulu while (!(mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & GPU3D_ADB400_ACK)) { 233*91f16700Schasinglulu ; 234*91f16700Schasinglulu } 235*91f16700Schasinglulu } 236*91f16700Schasinglulu } else { 237*91f16700Schasinglulu pu_domain_status &= ~(1 << domain_id); 238*91f16700Schasinglulu 239*91f16700Schasinglulu if (domain_id == OTG1 || domain_id == OTG2) { 240*91f16700Schasinglulu return; 241*91f16700Schasinglulu } 242*91f16700Schasinglulu 243*91f16700Schasinglulu /* GPU2D & GPU3D ADB power down */ 244*91f16700Schasinglulu if (domain_id == GPUMIX) { 245*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, GPU2D_ADB400_SYNC); 246*91f16700Schasinglulu 247*91f16700Schasinglulu /* wait for adb power request ack */ 248*91f16700Schasinglulu while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & GPU2D_ADB400_ACK)) { 249*91f16700Schasinglulu ; 250*91f16700Schasinglulu } 251*91f16700Schasinglulu 252*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, GPU3D_ADB400_SYNC); 253*91f16700Schasinglulu 254*91f16700Schasinglulu /* wait for adb power request ack */ 255*91f16700Schasinglulu while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & GPU3D_ADB400_ACK)) { 256*91f16700Schasinglulu ; 257*91f16700Schasinglulu } 258*91f16700Schasinglulu } 259*91f16700Schasinglulu 260*91f16700Schasinglulu /* handle the ADB400 sync */ 261*91f16700Schasinglulu if (pwr_domain->need_sync) { 262*91f16700Schasinglulu /* set adb power down request */ 263*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + GPC_PU_PWRHSK, pwr_domain->adb400_sync); 264*91f16700Schasinglulu 265*91f16700Schasinglulu /* wait for adb power request ack */ 266*91f16700Schasinglulu while ((mmio_read_32(IMX_GPC_BASE + GPC_PU_PWRHSK) & pwr_domain->adb400_ack)) { 267*91f16700Schasinglulu ; 268*91f16700Schasinglulu } 269*91f16700Schasinglulu } 270*91f16700Schasinglulu 271*91f16700Schasinglulu if (domain_id == GPUMIX) { 272*91f16700Schasinglulu /* power down GPU2D */ 273*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + GPU2D_PGC, 0x1); 274*91f16700Schasinglulu 275*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, GPU2D_PWR_REQ); 276*91f16700Schasinglulu 277*91f16700Schasinglulu /* wait for power request done */ 278*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & GPU2D_PWR_REQ) { 279*91f16700Schasinglulu ; 280*91f16700Schasinglulu } 281*91f16700Schasinglulu 282*91f16700Schasinglulu /* power down GPU3D */ 283*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + GPU3D_PGC, 0x1); 284*91f16700Schasinglulu 285*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, GPU3D_PWR_REQ); 286*91f16700Schasinglulu 287*91f16700Schasinglulu /* wait for power request done */ 288*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & GPU3D_PWR_REQ) { 289*91f16700Schasinglulu ; 290*91f16700Schasinglulu } 291*91f16700Schasinglulu } 292*91f16700Schasinglulu 293*91f16700Schasinglulu /* HSIOMIX has no PU bit, so skip for it */ 294*91f16700Schasinglulu if (domain_id != HSIOMIX) { 295*91f16700Schasinglulu /* set the PGC bit */ 296*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + pwr_domain->pgc_offset, 0x1); 297*91f16700Schasinglulu 298*91f16700Schasinglulu /* power down the domain */ 299*91f16700Schasinglulu mmio_setbits_32(IMX_GPC_BASE + PU_PGC_DN_TRG, pwr_domain->pwr_req); 300*91f16700Schasinglulu 301*91f16700Schasinglulu /* wait for power request done */ 302*91f16700Schasinglulu while (mmio_read_32(IMX_GPC_BASE + PU_PGC_DN_TRG) & pwr_domain->pwr_req) { 303*91f16700Schasinglulu ; 304*91f16700Schasinglulu } 305*91f16700Schasinglulu } 306*91f16700Schasinglulu } 307*91f16700Schasinglulu } 308*91f16700Schasinglulu 309*91f16700Schasinglulu void imx_gpc_init(void) 310*91f16700Schasinglulu { 311*91f16700Schasinglulu unsigned int val; 312*91f16700Schasinglulu int i; 313*91f16700Schasinglulu 314*91f16700Schasinglulu /* mask all the wakeup irq by default */ 315*91f16700Schasinglulu for (i = 0; i < 4; i++) { 316*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_A53 + i * 4, ~0x0); 317*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + IMR1_CORE1_A53 + i * 4, ~0x0); 318*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + IMR1_CORE2_A53 + i * 4, ~0x0); 319*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + IMR1_CORE3_A53 + i * 4, ~0x0); 320*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + IMR1_CORE0_M4 + i * 4, ~0x0); 321*91f16700Schasinglulu } 322*91f16700Schasinglulu 323*91f16700Schasinglulu val = mmio_read_32(IMX_GPC_BASE + LPCR_A53_BSC); 324*91f16700Schasinglulu /* use GIC wake_request to wakeup C0~C3 from LPM */ 325*91f16700Schasinglulu val |= 0x30c00000; 326*91f16700Schasinglulu /* clear the MASTER0 LPM handshake */ 327*91f16700Schasinglulu val &= ~(1 << 6); 328*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + LPCR_A53_BSC, val); 329*91f16700Schasinglulu 330*91f16700Schasinglulu /* clear MASTER1 & MASTER2 mapping in CPU0(A53) */ 331*91f16700Schasinglulu mmio_clrbits_32(IMX_GPC_BASE + MST_CPU_MAPPING, (MASTER1_MAPPING | 332*91f16700Schasinglulu MASTER2_MAPPING)); 333*91f16700Schasinglulu 334*91f16700Schasinglulu /* set all mix/PU in A53 domain */ 335*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + PGC_CPU_0_1_MAPPING, 0xffff); 336*91f16700Schasinglulu 337*91f16700Schasinglulu /* 338*91f16700Schasinglulu * Set the CORE & SCU power up timing: 339*91f16700Schasinglulu * SW = 0x1, SW2ISO = 0x1; 340*91f16700Schasinglulu * the CPU CORE and SCU power up timing counter 341*91f16700Schasinglulu * is drived by 32K OSC, each domain's power up 342*91f16700Schasinglulu * latency is (SW + SW2ISO) / 32768 343*91f16700Schasinglulu */ 344*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(0) + 0x4, 0x81); 345*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(1) + 0x4, 0x81); 346*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(2) + 0x4, 0x81); 347*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + COREx_PGC_PCR(3) + 0x4, 0x81); 348*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + PLAT_PGC_PCR + 0x4, 0x81); 349*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + PGC_SCU_TIMING, 350*91f16700Schasinglulu (0x59 << 10) | 0x5B | (0x2 << 20)); 351*91f16700Schasinglulu 352*91f16700Schasinglulu /* set DUMMY PDN/PUP ACK by default for A53 domain */ 353*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + PGC_ACK_SEL_A53, 354*91f16700Schasinglulu A53_DUMMY_PUP_ACK | A53_DUMMY_PDN_ACK); 355*91f16700Schasinglulu 356*91f16700Schasinglulu /* clear DSM by default */ 357*91f16700Schasinglulu val = mmio_read_32(IMX_GPC_BASE + SLPCR); 358*91f16700Schasinglulu val &= ~SLPCR_EN_DSM; 359*91f16700Schasinglulu /* enable the fast wakeup wait mode */ 360*91f16700Schasinglulu val |= SLPCR_A53_FASTWUP_WAIT_MODE; 361*91f16700Schasinglulu /* clear the RBC */ 362*91f16700Schasinglulu val &= ~(0x3f << SLPCR_RBC_COUNT_SHIFT); 363*91f16700Schasinglulu /* set the STBY_COUNT to 0x5, (128 * 30)us */ 364*91f16700Schasinglulu val &= ~(0x7 << SLPCR_STBY_COUNT_SHFT); 365*91f16700Schasinglulu val |= (0x5 << SLPCR_STBY_COUNT_SHFT); 366*91f16700Schasinglulu mmio_write_32(IMX_GPC_BASE + SLPCR, val); 367*91f16700Schasinglulu 368*91f16700Schasinglulu /* 369*91f16700Schasinglulu * USB PHY power up needs to make sure RESET bit in SRC is clear, 370*91f16700Schasinglulu * otherwise, the PU power up bit in GPC will NOT self-cleared. 371*91f16700Schasinglulu * only need to do it once. 372*91f16700Schasinglulu */ 373*91f16700Schasinglulu mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG1PHY_SCR, 0x1); 374*91f16700Schasinglulu mmio_clrbits_32(IMX_SRC_BASE + SRC_OTG2PHY_SCR, 0x1); 375*91f16700Schasinglulu } 376