xref: /arm-trusted-firmware/plat/hisilicon/poplar/plat_pm.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <platform_def.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <arch_helpers.h>
12*91f16700Schasinglulu #include <common/bl_common.h>
13*91f16700Schasinglulu #include <common/debug.h>
14*91f16700Schasinglulu #include <context.h>
15*91f16700Schasinglulu #include <lib/el3_runtime/context_mgmt.h>
16*91f16700Schasinglulu #include <lib/mmio.h>
17*91f16700Schasinglulu #include <lib/psci/psci.h>
18*91f16700Schasinglulu #include <plat/common/platform.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #include "hi3798cv200.h"
21*91f16700Schasinglulu #include "plat_private.h"
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define REG_PERI_CPU_RVBARADDR		0xF8A80034
24*91f16700Schasinglulu #define REG_PERI_CPU_AARCH_MODE		0xF8A80030
25*91f16700Schasinglulu 
26*91f16700Schasinglulu #define REG_CPU_LP_CPU_SW_BEGIN		10
27*91f16700Schasinglulu #define CPU_REG_COREPO_SRST		12
28*91f16700Schasinglulu #define CPU_REG_CORE_SRST		8
29*91f16700Schasinglulu 
30*91f16700Schasinglulu static void poplar_cpu_standby(plat_local_state_t cpu_state)
31*91f16700Schasinglulu {
32*91f16700Schasinglulu 	dsb();
33*91f16700Schasinglulu 	wfi();
34*91f16700Schasinglulu }
35*91f16700Schasinglulu 
36*91f16700Schasinglulu static int poplar_pwr_domain_on(u_register_t mpidr)
37*91f16700Schasinglulu {
38*91f16700Schasinglulu 	unsigned int cpu = plat_core_pos_by_mpidr(mpidr);
39*91f16700Schasinglulu 	unsigned int regval, regval_bak;
40*91f16700Schasinglulu 
41*91f16700Schasinglulu 	/* Select 400MHz before start slave cores */
42*91f16700Schasinglulu 	regval_bak = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP));
43*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x206);
44*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), 0x606);
45*91f16700Schasinglulu 
46*91f16700Schasinglulu 	/* Clear the slave cpu arm_por_srst_req reset */
47*91f16700Schasinglulu 	regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST));
48*91f16700Schasinglulu 	regval &= ~(1 << (cpu + CPU_REG_COREPO_SRST));
49*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval);
50*91f16700Schasinglulu 
51*91f16700Schasinglulu 	/* Clear the slave cpu reset */
52*91f16700Schasinglulu 	regval = mmio_read_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST));
53*91f16700Schasinglulu 	regval &= ~(1 << (cpu + CPU_REG_CORE_SRST));
54*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_RST), regval);
55*91f16700Schasinglulu 
56*91f16700Schasinglulu 	/* Restore cpu frequency */
57*91f16700Schasinglulu 	regval = regval_bak & (~(1 << REG_CPU_LP_CPU_SW_BEGIN));
58*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval);
59*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(REG_BASE_CRG + REG_CPU_LP), regval_bak);
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
62*91f16700Schasinglulu }
63*91f16700Schasinglulu 
64*91f16700Schasinglulu static void poplar_pwr_domain_off(const psci_power_state_t *target_state)
65*91f16700Schasinglulu {
66*91f16700Schasinglulu 	assert(0);
67*91f16700Schasinglulu }
68*91f16700Schasinglulu 
69*91f16700Schasinglulu static void poplar_pwr_domain_suspend(const psci_power_state_t *target_state)
70*91f16700Schasinglulu {
71*91f16700Schasinglulu 	assert(0);
72*91f16700Schasinglulu }
73*91f16700Schasinglulu 
74*91f16700Schasinglulu static void poplar_pwr_domain_on_finish(const psci_power_state_t *target_state)
75*91f16700Schasinglulu {
76*91f16700Schasinglulu 	assert(target_state->pwr_domain_state[MPIDR_AFFLVL0] ==
77*91f16700Schasinglulu 					PLAT_MAX_OFF_STATE);
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	/* Enable the gic cpu interface */
80*91f16700Schasinglulu 	poplar_gic_pcpu_init();
81*91f16700Schasinglulu 
82*91f16700Schasinglulu 	/* Program the gic per-cpu distributor or re-distributor interface */
83*91f16700Schasinglulu 	poplar_gic_cpuif_enable();
84*91f16700Schasinglulu }
85*91f16700Schasinglulu 
86*91f16700Schasinglulu static void poplar_pwr_domain_suspend_finish(
87*91f16700Schasinglulu 		const psci_power_state_t *target_state)
88*91f16700Schasinglulu {
89*91f16700Schasinglulu 	assert(0);
90*91f16700Schasinglulu }
91*91f16700Schasinglulu 
92*91f16700Schasinglulu static void __dead2 poplar_system_off(void)
93*91f16700Schasinglulu {
94*91f16700Schasinglulu 	ERROR("Poplar System Off: operation not handled.\n");
95*91f16700Schasinglulu 	panic();
96*91f16700Schasinglulu }
97*91f16700Schasinglulu 
98*91f16700Schasinglulu static void __dead2 poplar_system_reset(void)
99*91f16700Schasinglulu {
100*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0xc00), 0x1ACCE551);
101*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x0),   0x00000100);
102*91f16700Schasinglulu 	mmio_write_32((uintptr_t)(HISI_WDG0_BASE + 0x8),   0x00000003);
103*91f16700Schasinglulu 
104*91f16700Schasinglulu 	wfi();
105*91f16700Schasinglulu 	ERROR("Poplar System Reset: operation not handled.\n");
106*91f16700Schasinglulu 	panic();
107*91f16700Schasinglulu }
108*91f16700Schasinglulu 
109*91f16700Schasinglulu static int32_t poplar_validate_power_state(unsigned int power_state,
110*91f16700Schasinglulu 					   psci_power_state_t *req_state)
111*91f16700Schasinglulu {
112*91f16700Schasinglulu 	VERBOSE("%s: power_state: 0x%x\n", __func__, power_state);
113*91f16700Schasinglulu 
114*91f16700Schasinglulu 	int pstate = psci_get_pstate_type(power_state);
115*91f16700Schasinglulu 
116*91f16700Schasinglulu 	assert(req_state);
117*91f16700Schasinglulu 
118*91f16700Schasinglulu 	/* Sanity check the requested state */
119*91f16700Schasinglulu 	if (pstate == PSTATE_TYPE_STANDBY)
120*91f16700Schasinglulu 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_RET_STATE;
121*91f16700Schasinglulu 	else
122*91f16700Schasinglulu 		req_state->pwr_domain_state[MPIDR_AFFLVL0] = PLAT_MAX_OFF_STATE;
123*91f16700Schasinglulu 
124*91f16700Schasinglulu 	/* We expect the 'state id' to be zero */
125*91f16700Schasinglulu 	if (psci_get_pstate_id(power_state))
126*91f16700Schasinglulu 		return PSCI_E_INVALID_PARAMS;
127*91f16700Schasinglulu 
128*91f16700Schasinglulu 	return PSCI_E_SUCCESS;
129*91f16700Schasinglulu }
130*91f16700Schasinglulu 
131*91f16700Schasinglulu static int poplar_validate_ns_entrypoint(uintptr_t entrypoint)
132*91f16700Schasinglulu {
133*91f16700Schasinglulu 	/*
134*91f16700Schasinglulu 	 * Check if the non secure entrypoint lies within the non
135*91f16700Schasinglulu 	 * secure DRAM.
136*91f16700Schasinglulu 	 */
137*91f16700Schasinglulu 	if ((entrypoint >= DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE)))
138*91f16700Schasinglulu 		return PSCI_E_SUCCESS;
139*91f16700Schasinglulu 
140*91f16700Schasinglulu 	return PSCI_E_INVALID_ADDRESS;
141*91f16700Schasinglulu }
142*91f16700Schasinglulu 
143*91f16700Schasinglulu static void poplar_get_sys_suspend_power_state(psci_power_state_t *req_state)
144*91f16700Schasinglulu {
145*91f16700Schasinglulu 	int i;
146*91f16700Schasinglulu 
147*91f16700Schasinglulu 	for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++)
148*91f16700Schasinglulu 		req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE;
149*91f16700Schasinglulu }
150*91f16700Schasinglulu 
151*91f16700Schasinglulu static const plat_psci_ops_t poplar_plat_psci_ops = {
152*91f16700Schasinglulu 	.cpu_standby			= poplar_cpu_standby,
153*91f16700Schasinglulu 	.pwr_domain_on			= poplar_pwr_domain_on,
154*91f16700Schasinglulu 	.pwr_domain_off			= poplar_pwr_domain_off,
155*91f16700Schasinglulu 	.pwr_domain_suspend		= poplar_pwr_domain_suspend,
156*91f16700Schasinglulu 	.pwr_domain_on_finish		= poplar_pwr_domain_on_finish,
157*91f16700Schasinglulu 	.pwr_domain_suspend_finish	= poplar_pwr_domain_suspend_finish,
158*91f16700Schasinglulu 	.system_off			= poplar_system_off,
159*91f16700Schasinglulu 	.system_reset			= poplar_system_reset,
160*91f16700Schasinglulu 	.validate_power_state		= poplar_validate_power_state,
161*91f16700Schasinglulu 	.validate_ns_entrypoint		= poplar_validate_ns_entrypoint,
162*91f16700Schasinglulu 	.get_sys_suspend_power_state	= poplar_get_sys_suspend_power_state,
163*91f16700Schasinglulu };
164*91f16700Schasinglulu 
165*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint,
166*91f16700Schasinglulu 			const plat_psci_ops_t **psci_ops)
167*91f16700Schasinglulu {
168*91f16700Schasinglulu 	*psci_ops = &poplar_plat_psci_ops;
169*91f16700Schasinglulu 
170*91f16700Schasinglulu 	mmio_write_32((uintptr_t)REG_PERI_CPU_AARCH_MODE, 0xF);
171*91f16700Schasinglulu 	mmio_write_32((uintptr_t)REG_PERI_CPU_RVBARADDR, sec_entrypoint);
172*91f16700Schasinglulu 	return 0;
173*91f16700Schasinglulu }
174