1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch_helpers.h> 12*91f16700Schasinglulu #include <common/bl_common.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <common/desc_image_load.h> 15*91f16700Schasinglulu #include <drivers/arm/pl011.h> 16*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 17*91f16700Schasinglulu #include <drivers/partition/partition.h> 18*91f16700Schasinglulu #include <drivers/synopsys/dw_mmc.h> 19*91f16700Schasinglulu #include <drivers/mmc.h> 20*91f16700Schasinglulu #include <lib/mmio.h> 21*91f16700Schasinglulu #include <lib/optee_utils.h> 22*91f16700Schasinglulu #include <plat/common/platform.h> 23*91f16700Schasinglulu 24*91f16700Schasinglulu #include "hi3798cv200.h" 25*91f16700Schasinglulu #include "plat_private.h" 26*91f16700Schasinglulu 27*91f16700Schasinglulu static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); 28*91f16700Schasinglulu static console_t console; 29*91f16700Schasinglulu #if !POPLAR_RECOVERY 30*91f16700Schasinglulu static struct mmc_device_info mmc_info; 31*91f16700Schasinglulu #endif 32*91f16700Schasinglulu 33*91f16700Schasinglulu /******************************************************************************* 34*91f16700Schasinglulu * Transfer SCP_BL2 from Trusted RAM using the SCP Download protocol. 35*91f16700Schasinglulu * Return 0 on success, -1 otherwise. 36*91f16700Schasinglulu ******************************************************************************/ 37*91f16700Schasinglulu int plat_poplar_bl2_handle_scp_bl2(image_info_t *scp_bl2_image_info) 38*91f16700Schasinglulu { 39*91f16700Schasinglulu /* 40*91f16700Schasinglulu * This platform has no SCP_BL2 yet 41*91f16700Schasinglulu */ 42*91f16700Schasinglulu return 0; 43*91f16700Schasinglulu } 44*91f16700Schasinglulu 45*91f16700Schasinglulu /******************************************************************************* 46*91f16700Schasinglulu * Gets SPSR for BL32 entry 47*91f16700Schasinglulu ******************************************************************************/ 48*91f16700Schasinglulu uint32_t poplar_get_spsr_for_bl32_entry(void) 49*91f16700Schasinglulu { 50*91f16700Schasinglulu /* 51*91f16700Schasinglulu * The Secure Payload Dispatcher service is responsible for 52*91f16700Schasinglulu * setting the SPSR prior to entry into the BL3-2 image. 53*91f16700Schasinglulu */ 54*91f16700Schasinglulu return 0; 55*91f16700Schasinglulu } 56*91f16700Schasinglulu 57*91f16700Schasinglulu /******************************************************************************* 58*91f16700Schasinglulu * Gets SPSR for BL33 entry 59*91f16700Schasinglulu ******************************************************************************/ 60*91f16700Schasinglulu #ifdef __aarch64__ 61*91f16700Schasinglulu uint32_t poplar_get_spsr_for_bl33_entry(void) 62*91f16700Schasinglulu { 63*91f16700Schasinglulu unsigned long el_status; 64*91f16700Schasinglulu unsigned int mode; 65*91f16700Schasinglulu uint32_t spsr; 66*91f16700Schasinglulu 67*91f16700Schasinglulu /* Figure out what mode we enter the non-secure world in */ 68*91f16700Schasinglulu el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 69*91f16700Schasinglulu el_status &= ID_AA64PFR0_ELX_MASK; 70*91f16700Schasinglulu 71*91f16700Schasinglulu mode = (el_status) ? MODE_EL2 : MODE_EL1; 72*91f16700Schasinglulu 73*91f16700Schasinglulu /* 74*91f16700Schasinglulu * TODO: Consider the possibility of specifying the SPSR in 75*91f16700Schasinglulu * the FIP ToC and allowing the platform to have a say as 76*91f16700Schasinglulu * well. 77*91f16700Schasinglulu */ 78*91f16700Schasinglulu spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 79*91f16700Schasinglulu return spsr; 80*91f16700Schasinglulu } 81*91f16700Schasinglulu #else 82*91f16700Schasinglulu uint32_t poplar_get_spsr_for_bl33_entry(void) 83*91f16700Schasinglulu { 84*91f16700Schasinglulu unsigned int hyp_status, mode, spsr; 85*91f16700Schasinglulu 86*91f16700Schasinglulu hyp_status = GET_VIRT_EXT(read_id_pfr1()); 87*91f16700Schasinglulu 88*91f16700Schasinglulu mode = (hyp_status) ? MODE32_hyp : MODE32_svc; 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* 91*91f16700Schasinglulu * TODO: Consider the possibility of specifying the SPSR in 92*91f16700Schasinglulu * the FIP ToC and allowing the platform to have a say as 93*91f16700Schasinglulu * well. 94*91f16700Schasinglulu */ 95*91f16700Schasinglulu spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1, 96*91f16700Schasinglulu SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS); 97*91f16700Schasinglulu return spsr; 98*91f16700Schasinglulu } 99*91f16700Schasinglulu #endif /* __aarch64__ */ 100*91f16700Schasinglulu 101*91f16700Schasinglulu int poplar_bl2_handle_post_image_load(unsigned int image_id) 102*91f16700Schasinglulu { 103*91f16700Schasinglulu int err = 0; 104*91f16700Schasinglulu bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 105*91f16700Schasinglulu #ifdef SPD_opteed 106*91f16700Schasinglulu bl_mem_params_node_t *pager_mem_params = NULL; 107*91f16700Schasinglulu bl_mem_params_node_t *paged_mem_params = NULL; 108*91f16700Schasinglulu #endif 109*91f16700Schasinglulu 110*91f16700Schasinglulu assert(bl_mem_params); 111*91f16700Schasinglulu 112*91f16700Schasinglulu switch (image_id) { 113*91f16700Schasinglulu #ifdef __aarch64__ 114*91f16700Schasinglulu case BL32_IMAGE_ID: 115*91f16700Schasinglulu #ifdef SPD_opteed 116*91f16700Schasinglulu pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); 117*91f16700Schasinglulu assert(pager_mem_params); 118*91f16700Schasinglulu 119*91f16700Schasinglulu paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); 120*91f16700Schasinglulu assert(paged_mem_params); 121*91f16700Schasinglulu 122*91f16700Schasinglulu err = parse_optee_header(&bl_mem_params->ep_info, 123*91f16700Schasinglulu &pager_mem_params->image_info, 124*91f16700Schasinglulu &paged_mem_params->image_info); 125*91f16700Schasinglulu if (err != 0) { 126*91f16700Schasinglulu WARN("OPTEE header parse error.\n"); 127*91f16700Schasinglulu } 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* 130*91f16700Schasinglulu * OP-TEE expect to receive DTB address in x2. 131*91f16700Schasinglulu * This will be copied into x2 by dispatcher. 132*91f16700Schasinglulu * Set this (arg3) if necessary 133*91f16700Schasinglulu */ 134*91f16700Schasinglulu /* bl_mem_params->ep_info.args.arg3 = PLAT_HIKEY_DT_BASE; */ 135*91f16700Schasinglulu #endif 136*91f16700Schasinglulu bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl32_entry(); 137*91f16700Schasinglulu break; 138*91f16700Schasinglulu #endif 139*91f16700Schasinglulu 140*91f16700Schasinglulu case BL33_IMAGE_ID: 141*91f16700Schasinglulu /* BL33 expects to receive the primary CPU MPID (through r0) */ 142*91f16700Schasinglulu bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 143*91f16700Schasinglulu bl_mem_params->ep_info.spsr = poplar_get_spsr_for_bl33_entry(); 144*91f16700Schasinglulu break; 145*91f16700Schasinglulu 146*91f16700Schasinglulu #ifdef SCP_BL2_BASE 147*91f16700Schasinglulu case SCP_BL2_IMAGE_ID: 148*91f16700Schasinglulu /* The subsequent handling of SCP_BL2 is platform specific */ 149*91f16700Schasinglulu err = plat_poplar_bl2_handle_scp_bl2(&bl_mem_params->image_info); 150*91f16700Schasinglulu if (err) { 151*91f16700Schasinglulu WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); 152*91f16700Schasinglulu } 153*91f16700Schasinglulu break; 154*91f16700Schasinglulu #endif 155*91f16700Schasinglulu default: 156*91f16700Schasinglulu /* Do nothing in default case */ 157*91f16700Schasinglulu break; 158*91f16700Schasinglulu } 159*91f16700Schasinglulu 160*91f16700Schasinglulu return err; 161*91f16700Schasinglulu } 162*91f16700Schasinglulu 163*91f16700Schasinglulu /******************************************************************************* 164*91f16700Schasinglulu * This function can be used by the platforms to update/use image 165*91f16700Schasinglulu * information for given `image_id`. 166*91f16700Schasinglulu ******************************************************************************/ 167*91f16700Schasinglulu int bl2_plat_handle_post_image_load(unsigned int image_id) 168*91f16700Schasinglulu { 169*91f16700Schasinglulu return poplar_bl2_handle_post_image_load(image_id); 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, 173*91f16700Schasinglulu u_register_t arg2, u_register_t arg3) 174*91f16700Schasinglulu { 175*91f16700Schasinglulu struct meminfo *mem_layout = (struct meminfo *)arg1; 176*91f16700Schasinglulu #if !POPLAR_RECOVERY 177*91f16700Schasinglulu dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE); 178*91f16700Schasinglulu #endif 179*91f16700Schasinglulu 180*91f16700Schasinglulu console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ, 181*91f16700Schasinglulu PL011_BAUDRATE, &console); 182*91f16700Schasinglulu 183*91f16700Schasinglulu /* Enable arch timer */ 184*91f16700Schasinglulu generic_delay_timer_init(); 185*91f16700Schasinglulu 186*91f16700Schasinglulu bl2_tzram_layout = *mem_layout; 187*91f16700Schasinglulu 188*91f16700Schasinglulu #if !POPLAR_RECOVERY 189*91f16700Schasinglulu /* SoC-specific emmc register are initialized/configured by bootrom */ 190*91f16700Schasinglulu INFO("BL2: initializing emmc\n"); 191*91f16700Schasinglulu mmc_info.mmc_dev_type = MMC_IS_EMMC; 192*91f16700Schasinglulu dw_mmc_init(¶ms, &mmc_info); 193*91f16700Schasinglulu #endif 194*91f16700Schasinglulu 195*91f16700Schasinglulu plat_io_setup(); 196*91f16700Schasinglulu } 197*91f16700Schasinglulu 198*91f16700Schasinglulu void bl2_plat_arch_setup(void) 199*91f16700Schasinglulu { 200*91f16700Schasinglulu plat_configure_mmu_el1(bl2_tzram_layout.total_base, 201*91f16700Schasinglulu bl2_tzram_layout.total_size, 202*91f16700Schasinglulu BL_CODE_BASE, 203*91f16700Schasinglulu BL_CODE_END, 204*91f16700Schasinglulu BL_COHERENT_RAM_BASE, 205*91f16700Schasinglulu BL_COHERENT_RAM_END); 206*91f16700Schasinglulu } 207*91f16700Schasinglulu 208*91f16700Schasinglulu void bl2_platform_setup(void) 209*91f16700Schasinglulu { 210*91f16700Schasinglulu } 211*91f16700Schasinglulu 212*91f16700Schasinglulu uintptr_t plat_get_ns_image_entrypoint(void) 213*91f16700Schasinglulu { 214*91f16700Schasinglulu #ifdef PRELOADED_BL33_BASE 215*91f16700Schasinglulu return PRELOADED_BL33_BASE; 216*91f16700Schasinglulu #else 217*91f16700Schasinglulu return PLAT_POPLAR_NS_IMAGE_OFFSET; 218*91f16700Schasinglulu #endif 219*91f16700Schasinglulu } 220