xref: /arm-trusted-firmware/plat/hisilicon/poplar/bl1_plat_setup.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu #include <errno.h>
9*91f16700Schasinglulu #include <string.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <platform_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <arch_helpers.h>
14*91f16700Schasinglulu #include <common/bl_common.h>
15*91f16700Schasinglulu #include <common/debug.h>
16*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h>
17*91f16700Schasinglulu #include <drivers/arm/pl011.h>
18*91f16700Schasinglulu #include <drivers/arm/pl061_gpio.h>
19*91f16700Schasinglulu #include <drivers/generic_delay_timer.h>
20*91f16700Schasinglulu #include <drivers/mmc.h>
21*91f16700Schasinglulu #include <drivers/synopsys/dw_mmc.h>
22*91f16700Schasinglulu #include <lib/mmio.h>
23*91f16700Schasinglulu #include <plat/common/platform.h>
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #include "hi3798cv200.h"
26*91f16700Schasinglulu #include "plat_private.h"
27*91f16700Schasinglulu 
28*91f16700Schasinglulu /* Data structure which holds the extents of the trusted RAM for BL1 */
29*91f16700Schasinglulu static meminfo_t bl1_tzram_layout;
30*91f16700Schasinglulu static meminfo_t bl2_tzram_layout;
31*91f16700Schasinglulu static console_t console;
32*91f16700Schasinglulu 
33*91f16700Schasinglulu #if !POPLAR_RECOVERY
34*91f16700Schasinglulu static struct mmc_device_info mmc_info;
35*91f16700Schasinglulu #endif
36*91f16700Schasinglulu 
37*91f16700Schasinglulu /*
38*91f16700Schasinglulu  * Cannot use default weak implementation in bl1_main.c because BL1 RW data is
39*91f16700Schasinglulu  * not at the top of the secure memory.
40*91f16700Schasinglulu  */
41*91f16700Schasinglulu int bl1_plat_handle_post_image_load(unsigned int image_id)
42*91f16700Schasinglulu {
43*91f16700Schasinglulu 	image_desc_t *image_desc;
44*91f16700Schasinglulu 	entry_point_info_t *ep_info;
45*91f16700Schasinglulu 
46*91f16700Schasinglulu 	if (image_id != BL2_IMAGE_ID)
47*91f16700Schasinglulu 		return 0;
48*91f16700Schasinglulu 
49*91f16700Schasinglulu 	/* Get the image descriptor */
50*91f16700Schasinglulu 	image_desc = bl1_plat_get_image_desc(BL2_IMAGE_ID);
51*91f16700Schasinglulu 	assert(image_desc != NULL);
52*91f16700Schasinglulu 
53*91f16700Schasinglulu 	/* Get the entry point info */
54*91f16700Schasinglulu 	ep_info = &image_desc->ep_info;
55*91f16700Schasinglulu 
56*91f16700Schasinglulu 	bl2_tzram_layout.total_base = BL2_BASE;
57*91f16700Schasinglulu 	bl2_tzram_layout.total_size = BL32_LIMIT - BL2_BASE;
58*91f16700Schasinglulu 
59*91f16700Schasinglulu 	flush_dcache_range((uintptr_t)&bl2_tzram_layout, sizeof(meminfo_t));
60*91f16700Schasinglulu 
61*91f16700Schasinglulu 	ep_info->args.arg1 = (uintptr_t)&bl2_tzram_layout;
62*91f16700Schasinglulu 
63*91f16700Schasinglulu 	VERBOSE("BL1: BL2 memory layout address = %p\n",
64*91f16700Schasinglulu 		(void *)&bl2_tzram_layout);
65*91f16700Schasinglulu 
66*91f16700Schasinglulu 	return 0;
67*91f16700Schasinglulu }
68*91f16700Schasinglulu 
69*91f16700Schasinglulu void bl1_early_platform_setup(void)
70*91f16700Schasinglulu {
71*91f16700Schasinglulu 	/* Initialize the console to provide early debug support */
72*91f16700Schasinglulu 	console_pl011_register(PL011_UART0_BASE, PL011_UART0_CLK_IN_HZ,
73*91f16700Schasinglulu 			       PL011_BAUDRATE, &console);
74*91f16700Schasinglulu 
75*91f16700Schasinglulu 	/* Allow BL1 to see the whole Trusted RAM */
76*91f16700Schasinglulu 	bl1_tzram_layout.total_base = BL1_RW_BASE;
77*91f16700Schasinglulu 	bl1_tzram_layout.total_size = BL1_RW_SIZE;
78*91f16700Schasinglulu 
79*91f16700Schasinglulu 	INFO("BL1: 0x%lx - 0x%lx [size = %zu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT,
80*91f16700Schasinglulu 	     BL1_RAM_LIMIT - BL1_RAM_BASE);
81*91f16700Schasinglulu }
82*91f16700Schasinglulu 
83*91f16700Schasinglulu void bl1_plat_arch_setup(void)
84*91f16700Schasinglulu {
85*91f16700Schasinglulu 	plat_configure_mmu_el3(bl1_tzram_layout.total_base,
86*91f16700Schasinglulu 			       bl1_tzram_layout.total_size,
87*91f16700Schasinglulu 			       BL1_RO_BASE, /* l-loader and BL1 ROM */
88*91f16700Schasinglulu 			       BL1_RO_LIMIT,
89*91f16700Schasinglulu 			       BL_COHERENT_RAM_BASE,
90*91f16700Schasinglulu 			       BL_COHERENT_RAM_END);
91*91f16700Schasinglulu }
92*91f16700Schasinglulu 
93*91f16700Schasinglulu void bl1_platform_setup(void)
94*91f16700Schasinglulu {
95*91f16700Schasinglulu 	int i;
96*91f16700Schasinglulu #if !POPLAR_RECOVERY
97*91f16700Schasinglulu 	dw_mmc_params_t params = EMMC_INIT_PARAMS(POPLAR_EMMC_DESC_BASE);
98*91f16700Schasinglulu #endif
99*91f16700Schasinglulu 
100*91f16700Schasinglulu 	generic_delay_timer_init();
101*91f16700Schasinglulu 
102*91f16700Schasinglulu 	pl061_gpio_init();
103*91f16700Schasinglulu 	for (i = 0; i < GPIO_MAX; i++)
104*91f16700Schasinglulu 		pl061_gpio_register(GPIO_BASE(i), i);
105*91f16700Schasinglulu 
106*91f16700Schasinglulu #if !POPLAR_RECOVERY
107*91f16700Schasinglulu 	/* SoC-specific emmc register are initialized/configured by bootrom */
108*91f16700Schasinglulu 	INFO("BL1: initializing emmc\n");
109*91f16700Schasinglulu 	mmc_info.mmc_dev_type = MMC_IS_EMMC;
110*91f16700Schasinglulu 	dw_mmc_init(&params, &mmc_info);
111*91f16700Schasinglulu #endif
112*91f16700Schasinglulu 
113*91f16700Schasinglulu 	plat_io_setup();
114*91f16700Schasinglulu }
115*91f16700Schasinglulu 
116*91f16700Schasinglulu unsigned int bl1_plat_get_next_image_id(void)
117*91f16700Schasinglulu {
118*91f16700Schasinglulu 	return BL2_IMAGE_ID;
119*91f16700Schasinglulu }
120