1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2022, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 8*91f16700Schasinglulu #define PLATFORM_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #include "../hikey960_def.h" 14*91f16700Schasinglulu 15*91f16700Schasinglulu /* Special value used to verify platform parameters from BL2 to BL3-1 */ 16*91f16700Schasinglulu #define HIKEY960_BL31_PLAT_PARAM_VAL 0x0f1e2d3c4b5a6978ULL 17*91f16700Schasinglulu 18*91f16700Schasinglulu /* 19*91f16700Schasinglulu * Generic platform constants 20*91f16700Schasinglulu */ 21*91f16700Schasinglulu 22*91f16700Schasinglulu /* Size of cacheable stacks */ 23*91f16700Schasinglulu #define PLATFORM_STACK_SIZE 0x1000 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define PLATFORM_CACHE_LINE_SIZE 64 28*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT U(2) 29*91f16700Schasinglulu #define PLATFORM_CORE_COUNT_PER_CLUSTER U(4) 30*91f16700Schasinglulu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ 31*91f16700Schasinglulu PLATFORM_CORE_COUNT_PER_CLUSTER) 32*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 33*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ 34*91f16700Schasinglulu PLATFORM_CLUSTER_COUNT + 1) 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define PLAT_MAX_RET_STATE U(1) 37*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE U(2) 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define MAX_IO_DEVICES 3 40*91f16700Schasinglulu #define MAX_IO_HANDLES 4 41*91f16700Schasinglulu /* UFS RPMB and UFS User Data */ 42*91f16700Schasinglulu #define MAX_IO_BLOCK_DEVICES U(2) 43*91f16700Schasinglulu 44*91f16700Schasinglulu 45*91f16700Schasinglulu /* 46*91f16700Schasinglulu * Platform memory map related constants 47*91f16700Schasinglulu */ 48*91f16700Schasinglulu 49*91f16700Schasinglulu /* 50*91f16700Schasinglulu * BL1 specific defines. 51*91f16700Schasinglulu */ 52*91f16700Schasinglulu #define BL1_RO_BASE (0x1AC00000) 53*91f16700Schasinglulu #define BL1_RO_LIMIT (BL1_RO_BASE + 0x20000) 54*91f16700Schasinglulu #define BL1_RW_BASE (BL1_RO_LIMIT) /* 1AC2_0000 */ 55*91f16700Schasinglulu #define BL1_RW_SIZE (0x00188000) 56*91f16700Schasinglulu #define BL1_RW_LIMIT (0x1B000000) 57*91f16700Schasinglulu 58*91f16700Schasinglulu /* 59*91f16700Schasinglulu * BL2 specific defines. 60*91f16700Schasinglulu */ 61*91f16700Schasinglulu #define BL2_BASE (0x1AC00000) 62*91f16700Schasinglulu #define BL2_LIMIT (BL2_BASE + 0x58000) /* 1AC5_8000 */ 63*91f16700Schasinglulu 64*91f16700Schasinglulu /* 65*91f16700Schasinglulu * BL31 specific defines. 66*91f16700Schasinglulu */ 67*91f16700Schasinglulu #define BL31_BASE (BL2_LIMIT) /* 1AC5_8000 */ 68*91f16700Schasinglulu #define BL31_LIMIT (BL31_BASE + 0x40000) /* 1AC9_8000 */ 69*91f16700Schasinglulu 70*91f16700Schasinglulu /* 71*91f16700Schasinglulu * BL3-2 specific defines. 72*91f16700Schasinglulu */ 73*91f16700Schasinglulu 74*91f16700Schasinglulu /* 75*91f16700Schasinglulu * The TSP currently executes from TZC secured area of DRAM. 76*91f16700Schasinglulu */ 77*91f16700Schasinglulu #define BL32_DRAM_BASE DDR_SEC_BASE 78*91f16700Schasinglulu #define BL32_DRAM_LIMIT (DDR_SEC_BASE+DDR_SEC_SIZE) 79*91f16700Schasinglulu 80*91f16700Schasinglulu #ifdef SPD_opteed 81*91f16700Schasinglulu /* Load pageable part of OP-TEE at end of allocated DRAM space for BL32 */ 82*91f16700Schasinglulu #define HIKEY960_OPTEE_PAGEABLE_LOAD_BASE (BL32_DRAM_LIMIT - HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE) /* 0x3FC0_0000 */ 83*91f16700Schasinglulu #define HIKEY960_OPTEE_PAGEABLE_LOAD_SIZE 0x400000 /* 4MB */ 84*91f16700Schasinglulu #endif 85*91f16700Schasinglulu 86*91f16700Schasinglulu #if (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_DRAM_ID) 87*91f16700Schasinglulu #define TSP_SEC_MEM_BASE BL32_DRAM_BASE 88*91f16700Schasinglulu #define TSP_SEC_MEM_SIZE (BL32_DRAM_LIMIT - BL32_DRAM_BASE) 89*91f16700Schasinglulu #define BL32_BASE BL32_DRAM_BASE 90*91f16700Schasinglulu #define BL32_LIMIT BL32_DRAM_LIMIT 91*91f16700Schasinglulu #elif (HIKEY960_TSP_RAM_LOCATION_ID == HIKEY960_SRAM_ID) 92*91f16700Schasinglulu #error "SRAM storage of TSP payload is currently unsupported" 93*91f16700Schasinglulu #else 94*91f16700Schasinglulu #error "Currently unsupported HIKEY960_TSP_LOCATION_ID value" 95*91f16700Schasinglulu #endif 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* BL32 is mandatory in AArch32 */ 98*91f16700Schasinglulu #ifdef __aarch64__ 99*91f16700Schasinglulu #ifdef SPD_none 100*91f16700Schasinglulu #undef BL32_BASE 101*91f16700Schasinglulu #endif /* SPD_none */ 102*91f16700Schasinglulu #endif 103*91f16700Schasinglulu 104*91f16700Schasinglulu #define NS_BL1U_BASE (BL31_LIMIT) /* 1AC9_8000 */ 105*91f16700Schasinglulu #define NS_BL1U_SIZE (0x00100000) 106*91f16700Schasinglulu #define NS_BL1U_LIMIT (NS_BL1U_BASE + NS_BL1U_SIZE) 107*91f16700Schasinglulu 108*91f16700Schasinglulu #define HIKEY960_NS_IMAGE_OFFSET (0x1AC28000) /* offset in l-loader */ 109*91f16700Schasinglulu #define HIKEY960_NS_TMP_OFFSET (0x1AE00000) 110*91f16700Schasinglulu 111*91f16700Schasinglulu #define SCP_BL2_BASE (0x89C80000) 112*91f16700Schasinglulu #define SCP_BL2_SIZE (0x00040000) 113*91f16700Schasinglulu 114*91f16700Schasinglulu /* 115*91f16700Schasinglulu * Platform specific page table and MMU setup constants 116*91f16700Schasinglulu */ 117*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36) 118*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36) 119*91f16700Schasinglulu 120*91f16700Schasinglulu #if defined(IMAGE_BL1) || defined(IMAGE_BL32) 121*91f16700Schasinglulu #define MAX_XLAT_TABLES 3 122*91f16700Schasinglulu #endif 123*91f16700Schasinglulu 124*91f16700Schasinglulu #if defined(IMAGE_BL2) 125*91f16700Schasinglulu #define MAX_XLAT_TABLES 5 126*91f16700Schasinglulu #endif 127*91f16700Schasinglulu 128*91f16700Schasinglulu #if defined(IMAGE_BL31) 129*91f16700Schasinglulu #if defined(SPMC_AT_EL3) 130*91f16700Schasinglulu #define MAX_XLAT_TABLES 17 131*91f16700Schasinglulu #else 132*91f16700Schasinglulu #define MAX_XLAT_TABLES 5 133*91f16700Schasinglulu #endif 134*91f16700Schasinglulu #endif 135*91f16700Schasinglulu 136*91f16700Schasinglulu #define MAX_MMAP_REGIONS 16 137*91f16700Schasinglulu 138*91f16700Schasinglulu /* 139*91f16700Schasinglulu * Declarations and constants to access the mailboxes safely. Each mailbox is 140*91f16700Schasinglulu * aligned on the biggest cache line size in the platform. This is known only 141*91f16700Schasinglulu * to the platform as it might have a combination of integrated and external 142*91f16700Schasinglulu * caches. Such alignment ensures that two maiboxes do not sit on the same cache 143*91f16700Schasinglulu * line at any cache level. They could belong to different cpus/clusters & 144*91f16700Schasinglulu * get written while being protected by different locks causing corruption of 145*91f16700Schasinglulu * a valid mailbox address. 146*91f16700Schasinglulu */ 147*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT 6 148*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 149*91f16700Schasinglulu 150*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 151