1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <string.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <platform_def.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #include <arch_helpers.h> 14*91f16700Schasinglulu #include <bl1/tbbr/tbbr_img_desc.h> 15*91f16700Schasinglulu #include <common/bl_common.h> 16*91f16700Schasinglulu #include <common/debug.h> 17*91f16700Schasinglulu #include <common/interrupt_props.h> 18*91f16700Schasinglulu #include <drivers/arm/gicv2.h> 19*91f16700Schasinglulu #include <drivers/arm/pl011.h> 20*91f16700Schasinglulu #include <drivers/delay_timer.h> 21*91f16700Schasinglulu #include <drivers/dw_ufs.h> 22*91f16700Schasinglulu #include <drivers/generic_delay_timer.h> 23*91f16700Schasinglulu #include <drivers/ufs.h> 24*91f16700Schasinglulu #include <lib/mmio.h> 25*91f16700Schasinglulu #include <plat/common/platform.h> 26*91f16700Schasinglulu 27*91f16700Schasinglulu #include <hi3660.h> 28*91f16700Schasinglulu #include "hikey960_def.h" 29*91f16700Schasinglulu #include "hikey960_private.h" 30*91f16700Schasinglulu 31*91f16700Schasinglulu enum { 32*91f16700Schasinglulu BOOT_MODE_RECOVERY = 0, 33*91f16700Schasinglulu BOOT_MODE_NORMAL, 34*91f16700Schasinglulu BOOT_MODE_MASK = 1, 35*91f16700Schasinglulu }; 36*91f16700Schasinglulu 37*91f16700Schasinglulu /* 38*91f16700Schasinglulu * Declarations of linker defined symbols which will help us find the layout 39*91f16700Schasinglulu * of trusted RAM 40*91f16700Schasinglulu */ 41*91f16700Schasinglulu 42*91f16700Schasinglulu /* Data structure which holds the extents of the trusted RAM for BL1 */ 43*91f16700Schasinglulu static meminfo_t bl1_tzram_layout; 44*91f16700Schasinglulu static console_t console; 45*91f16700Schasinglulu 46*91f16700Schasinglulu /****************************************************************************** 47*91f16700Schasinglulu * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 48*91f16700Schasinglulu * interrupts. 49*91f16700Schasinglulu *****************************************************************************/ 50*91f16700Schasinglulu static const interrupt_prop_t g0_interrupt_props[] = { 51*91f16700Schasinglulu INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 52*91f16700Schasinglulu GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 53*91f16700Schasinglulu INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 54*91f16700Schasinglulu GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 55*91f16700Schasinglulu }; 56*91f16700Schasinglulu 57*91f16700Schasinglulu const gicv2_driver_data_t hikey960_gic_data = { 58*91f16700Schasinglulu .gicd_base = GICD_REG_BASE, 59*91f16700Schasinglulu .gicc_base = GICC_REG_BASE, 60*91f16700Schasinglulu .interrupt_props = g0_interrupt_props, 61*91f16700Schasinglulu .interrupt_props_num = ARRAY_SIZE(g0_interrupt_props), 62*91f16700Schasinglulu }; 63*91f16700Schasinglulu 64*91f16700Schasinglulu meminfo_t *bl1_plat_sec_mem_layout(void) 65*91f16700Schasinglulu { 66*91f16700Schasinglulu return &bl1_tzram_layout; 67*91f16700Schasinglulu } 68*91f16700Schasinglulu 69*91f16700Schasinglulu /* 70*91f16700Schasinglulu * Perform any BL1 specific platform actions. 71*91f16700Schasinglulu */ 72*91f16700Schasinglulu void bl1_early_platform_setup(void) 73*91f16700Schasinglulu { 74*91f16700Schasinglulu unsigned int id, uart_base; 75*91f16700Schasinglulu 76*91f16700Schasinglulu generic_delay_timer_init(); 77*91f16700Schasinglulu hikey960_read_boardid(&id); 78*91f16700Schasinglulu if (id == 5300) 79*91f16700Schasinglulu uart_base = PL011_UART5_BASE; 80*91f16700Schasinglulu else 81*91f16700Schasinglulu uart_base = PL011_UART6_BASE; 82*91f16700Schasinglulu /* Initialize the console to provide early debug support */ 83*91f16700Schasinglulu console_pl011_register(uart_base, PL011_UART_CLK_IN_HZ, 84*91f16700Schasinglulu PL011_BAUDRATE, &console); 85*91f16700Schasinglulu 86*91f16700Schasinglulu /* Allow BL1 to see the whole Trusted RAM */ 87*91f16700Schasinglulu bl1_tzram_layout.total_base = BL1_RW_BASE; 88*91f16700Schasinglulu bl1_tzram_layout.total_size = BL1_RW_SIZE; 89*91f16700Schasinglulu 90*91f16700Schasinglulu INFO("BL1: 0x%lx - 0x%lx [size = %lu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT, 91*91f16700Schasinglulu BL1_RAM_LIMIT - BL1_RAM_BASE); /* bl1_size */ 92*91f16700Schasinglulu } 93*91f16700Schasinglulu 94*91f16700Schasinglulu /* 95*91f16700Schasinglulu * Perform the very early platform specific architecture setup here. At the 96*91f16700Schasinglulu * moment this only does basic initialization. Later architectural setup 97*91f16700Schasinglulu * (bl1_arch_setup()) does not do anything platform specific. 98*91f16700Schasinglulu */ 99*91f16700Schasinglulu void bl1_plat_arch_setup(void) 100*91f16700Schasinglulu { 101*91f16700Schasinglulu hikey960_init_mmu_el3(bl1_tzram_layout.total_base, 102*91f16700Schasinglulu bl1_tzram_layout.total_size, 103*91f16700Schasinglulu BL1_RO_BASE, 104*91f16700Schasinglulu BL1_RO_LIMIT, 105*91f16700Schasinglulu BL_COHERENT_RAM_BASE, 106*91f16700Schasinglulu BL_COHERENT_RAM_END); 107*91f16700Schasinglulu } 108*91f16700Schasinglulu 109*91f16700Schasinglulu static void hikey960_ufs_reset(void) 110*91f16700Schasinglulu { 111*91f16700Schasinglulu unsigned int data, mask; 112*91f16700Schasinglulu 113*91f16700Schasinglulu mmio_write_32(CRG_PERDIS7_REG, 1 << 14); 114*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 115*91f16700Schasinglulu do { 116*91f16700Schasinglulu data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 117*91f16700Schasinglulu } while (data & BIT_SYSCTRL_REF_CLOCK_EN); 118*91f16700Schasinglulu /* use abb clk */ 119*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_UFS_SYSCTRL_REG, BIT_UFS_REFCLK_SRC_SE1); 120*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_REFCLK_ISO_EN); 121*91f16700Schasinglulu mmio_write_32(PCTRL_PERI_CTRL3_REG, (1 << 0) | (1 << 16)); 122*91f16700Schasinglulu mdelay(1); 123*91f16700Schasinglulu mmio_write_32(CRG_PEREN7_REG, 1 << 14); 124*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_PHY_CLK_CTRL_REG, BIT_SYSCTRL_REF_CLOCK_EN); 125*91f16700Schasinglulu 126*91f16700Schasinglulu mmio_write_32(CRG_PERRSTEN3_REG, PERI_UFS_BIT); 127*91f16700Schasinglulu do { 128*91f16700Schasinglulu data = mmio_read_32(CRG_PERRSTSTAT3_REG); 129*91f16700Schasinglulu } while ((data & PERI_UFS_BIT) == 0); 130*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_MTCMOS_EN); 131*91f16700Schasinglulu mdelay(1); 132*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_PWR_READY); 133*91f16700Schasinglulu mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 134*91f16700Schasinglulu MASK_UFS_DEVICE_RESET); 135*91f16700Schasinglulu /* clear SC_DIV_UFS_PERIBUS */ 136*91f16700Schasinglulu mask = SC_DIV_UFS_PERIBUS << 16; 137*91f16700Schasinglulu mmio_write_32(CRG_CLKDIV17_REG, mask); 138*91f16700Schasinglulu /* set SC_DIV_UFSPHY_CFG(3) */ 139*91f16700Schasinglulu mask = SC_DIV_UFSPHY_CFG_MASK << 16; 140*91f16700Schasinglulu data = SC_DIV_UFSPHY_CFG(3); 141*91f16700Schasinglulu mmio_write_32(CRG_CLKDIV16_REG, mask | data); 142*91f16700Schasinglulu data = mmio_read_32(UFS_SYS_PHY_CLK_CTRL_REG); 143*91f16700Schasinglulu data &= ~MASK_SYSCTRL_CFG_CLOCK_FREQ; 144*91f16700Schasinglulu data |= 0x39; 145*91f16700Schasinglulu mmio_write_32(UFS_SYS_PHY_CLK_CTRL_REG, data); 146*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_PHY_CLK_CTRL_REG, MASK_SYSCTRL_REF_CLOCK_SEL); 147*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_CLOCK_GATE_BYPASS_REG, 148*91f16700Schasinglulu MASK_UFS_CLK_GATE_BYPASS); 149*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_UFS_SYSCTRL_REG, MASK_UFS_SYSCTRL_BYPASS); 150*91f16700Schasinglulu 151*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_PSW_CLK_CTRL_REG, BIT_SYSCTRL_PSW_CLK_EN); 152*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_PSW_POWER_CTRL_REG, BIT_UFS_PSW_ISO_CTRL); 153*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_PHY_ISO_EN_REG, BIT_UFS_PHY_ISO_CTRL); 154*91f16700Schasinglulu mmio_clrbits_32(UFS_SYS_HC_LP_CTRL_REG, BIT_SYSCTRL_LP_ISOL_EN); 155*91f16700Schasinglulu mmio_write_32(CRG_PERRSTDIS3_REG, PERI_ARST_UFS_BIT); 156*91f16700Schasinglulu mmio_setbits_32(UFS_SYS_RESET_CTRL_EN_REG, BIT_SYSCTRL_LP_RESET_N); 157*91f16700Schasinglulu mdelay(1); 158*91f16700Schasinglulu mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 159*91f16700Schasinglulu MASK_UFS_DEVICE_RESET | BIT_UFS_DEVICE_RESET); 160*91f16700Schasinglulu mdelay(20); 161*91f16700Schasinglulu mmio_write_32(UFS_SYS_UFS_DEVICE_RESET_CTRL_REG, 162*91f16700Schasinglulu 0x03300330); 163*91f16700Schasinglulu 164*91f16700Schasinglulu mmio_write_32(CRG_PERRSTDIS3_REG, PERI_UFS_BIT); 165*91f16700Schasinglulu do { 166*91f16700Schasinglulu data = mmio_read_32(CRG_PERRSTSTAT3_REG); 167*91f16700Schasinglulu } while (data & PERI_UFS_BIT); 168*91f16700Schasinglulu } 169*91f16700Schasinglulu 170*91f16700Schasinglulu static void hikey960_ufs_init(void) 171*91f16700Schasinglulu { 172*91f16700Schasinglulu dw_ufs_params_t ufs_params; 173*91f16700Schasinglulu 174*91f16700Schasinglulu memset(&ufs_params, 0, sizeof(ufs_params)); 175*91f16700Schasinglulu ufs_params.reg_base = UFS_REG_BASE; 176*91f16700Schasinglulu ufs_params.desc_base = HIKEY960_UFS_DESC_BASE; 177*91f16700Schasinglulu ufs_params.desc_size = HIKEY960_UFS_DESC_SIZE; 178*91f16700Schasinglulu 179*91f16700Schasinglulu if ((ufs_params.flags & UFS_FLAGS_SKIPINIT) == 0) 180*91f16700Schasinglulu hikey960_ufs_reset(); 181*91f16700Schasinglulu dw_ufs_init(&ufs_params); 182*91f16700Schasinglulu } 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* 185*91f16700Schasinglulu * Function which will perform any remaining platform-specific setup that can 186*91f16700Schasinglulu * occur after the MMU and data cache have been enabled. 187*91f16700Schasinglulu */ 188*91f16700Schasinglulu void bl1_platform_setup(void) 189*91f16700Schasinglulu { 190*91f16700Schasinglulu hikey960_clk_init(); 191*91f16700Schasinglulu hikey960_pmu_init(); 192*91f16700Schasinglulu hikey960_regulator_enable(); 193*91f16700Schasinglulu hikey960_tzc_init(); 194*91f16700Schasinglulu hikey960_peri_init(); 195*91f16700Schasinglulu hikey960_ufs_init(); 196*91f16700Schasinglulu hikey960_pinmux_init(); 197*91f16700Schasinglulu hikey960_gpio_init(); 198*91f16700Schasinglulu hikey960_io_setup(); 199*91f16700Schasinglulu } 200*91f16700Schasinglulu 201*91f16700Schasinglulu /* 202*91f16700Schasinglulu * The following function checks if Firmware update is needed, 203*91f16700Schasinglulu * by checking if TOC in FIP image is valid or not. 204*91f16700Schasinglulu */ 205*91f16700Schasinglulu unsigned int bl1_plat_get_next_image_id(void) 206*91f16700Schasinglulu { 207*91f16700Schasinglulu unsigned int mode, ret; 208*91f16700Schasinglulu 209*91f16700Schasinglulu mode = mmio_read_32(SCTRL_BAK_DATA0_REG); 210*91f16700Schasinglulu switch (mode & BOOT_MODE_MASK) { 211*91f16700Schasinglulu case BOOT_MODE_RECOVERY: 212*91f16700Schasinglulu ret = NS_BL1U_IMAGE_ID; 213*91f16700Schasinglulu break; 214*91f16700Schasinglulu default: 215*91f16700Schasinglulu WARN("Invalid boot mode is found:%d\n", mode); 216*91f16700Schasinglulu panic(); 217*91f16700Schasinglulu } 218*91f16700Schasinglulu return ret; 219*91f16700Schasinglulu } 220*91f16700Schasinglulu 221*91f16700Schasinglulu image_desc_t *bl1_plat_get_image_desc(unsigned int image_id) 222*91f16700Schasinglulu { 223*91f16700Schasinglulu unsigned int index = 0; 224*91f16700Schasinglulu 225*91f16700Schasinglulu while (bl1_tbbr_image_descs[index].image_id != INVALID_IMAGE_ID) { 226*91f16700Schasinglulu if (bl1_tbbr_image_descs[index].image_id == image_id) 227*91f16700Schasinglulu return &bl1_tbbr_image_descs[index]; 228*91f16700Schasinglulu index++; 229*91f16700Schasinglulu } 230*91f16700Schasinglulu 231*91f16700Schasinglulu return NULL; 232*91f16700Schasinglulu } 233*91f16700Schasinglulu 234*91f16700Schasinglulu void bl1_plat_set_ep_info(unsigned int image_id, 235*91f16700Schasinglulu entry_point_info_t *ep_info) 236*91f16700Schasinglulu { 237*91f16700Schasinglulu unsigned int data = 0; 238*91f16700Schasinglulu uintptr_t tmp = HIKEY960_NS_TMP_OFFSET; 239*91f16700Schasinglulu 240*91f16700Schasinglulu if (image_id != NS_BL1U_IMAGE_ID) 241*91f16700Schasinglulu panic(); 242*91f16700Schasinglulu /* Copy NS BL1U from 0x1AC1_8000 to 0x1AC9_8000 */ 243*91f16700Schasinglulu memcpy((void *)tmp, (void *)HIKEY960_NS_IMAGE_OFFSET, 244*91f16700Schasinglulu NS_BL1U_SIZE); 245*91f16700Schasinglulu memcpy((void *)NS_BL1U_BASE, (void *)tmp, NS_BL1U_SIZE); 246*91f16700Schasinglulu inv_dcache_range(NS_BL1U_BASE, NS_BL1U_SIZE); 247*91f16700Schasinglulu /* Initialize the GIC driver, cpu and distributor interfaces */ 248*91f16700Schasinglulu gicv2_driver_init(&hikey960_gic_data); 249*91f16700Schasinglulu gicv2_distif_init(); 250*91f16700Schasinglulu gicv2_pcpu_distif_init(); 251*91f16700Schasinglulu gicv2_cpuif_enable(); 252*91f16700Schasinglulu /* CNTFRQ is read-only in EL1 */ 253*91f16700Schasinglulu write_cntfrq_el0(plat_get_syscnt_freq2()); 254*91f16700Schasinglulu data = read_cpacr_el1(); 255*91f16700Schasinglulu do { 256*91f16700Schasinglulu data |= 3 << 20; 257*91f16700Schasinglulu write_cpacr_el1(data); 258*91f16700Schasinglulu data = read_cpacr_el1(); 259*91f16700Schasinglulu } while ((data & (3 << 20)) != (3 << 20)); 260*91f16700Schasinglulu INFO("cpacr_el1:0x%x\n", data); 261*91f16700Schasinglulu 262*91f16700Schasinglulu ep_info->args.arg0 = 0xffff & read_mpidr(); 263*91f16700Schasinglulu ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, 264*91f16700Schasinglulu DISABLE_ALL_EXCEPTIONS); 265*91f16700Schasinglulu } 266