xref: /arm-trusted-firmware/plat/hisilicon/hikey/include/hisi_sram_map.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef HISI_SRAM_MAP_H
8*91f16700Schasinglulu #define HISI_SRAM_MAP_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /*
11*91f16700Schasinglulu  * SRAM Memory Region Layout
12*91f16700Schasinglulu  *
13*91f16700Schasinglulu  *  +-----------------------+
14*91f16700Schasinglulu  *  |  Low Power Mode       | 7KB
15*91f16700Schasinglulu  *  +-----------------------+
16*91f16700Schasinglulu  *  |  Secure OS            | 64KB
17*91f16700Schasinglulu  *  +-----------------------+
18*91f16700Schasinglulu  *  |  Software Flag        | 1KB
19*91f16700Schasinglulu  *  +-----------------------+
20*91f16700Schasinglulu  *
21*91f16700Schasinglulu  */
22*91f16700Schasinglulu 
23*91f16700Schasinglulu #define SOC_SRAM_OFF_BASE_ADDR		(0xFFF80000)
24*91f16700Schasinglulu 
25*91f16700Schasinglulu /* PM Section: 7KB */
26*91f16700Schasinglulu #define SRAM_PM_ADDR			(SOC_SRAM_OFF_BASE_ADDR)
27*91f16700Schasinglulu #define SRAM_PM_SIZE			(0x00001C00)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* TEE OS Section: 64KB */
30*91f16700Schasinglulu #define SRAM_TEEOS_ADDR			(SRAM_PM_ADDR + SRAM_PM_SIZE)
31*91f16700Schasinglulu #define SRAM_TEEOS_SIZE			(0x00010000)
32*91f16700Schasinglulu 
33*91f16700Schasinglulu /* General Use Section: 1KB */
34*91f16700Schasinglulu #define SRAM_GENERAL_ADDR		(SRAM_TEEOS_ADDR + SRAM_TEEOS_SIZE)
35*91f16700Schasinglulu #define SRAM_GENERAL_SIZE		(0x00000400)
36*91f16700Schasinglulu 
37*91f16700Schasinglulu /*
38*91f16700Schasinglulu  * General Usage Section Layout:
39*91f16700Schasinglulu  *
40*91f16700Schasinglulu  *  +-----------------------+
41*91f16700Schasinglulu  *  |  AP boot flag         | 64B
42*91f16700Schasinglulu  *  +-----------------------+
43*91f16700Schasinglulu  *  |  DICC flag            | 32B
44*91f16700Schasinglulu  *  +-----------------------+
45*91f16700Schasinglulu  *  |  Soft flag            | 256B
46*91f16700Schasinglulu  *  +-----------------------+
47*91f16700Schasinglulu  *  |  Thermal flag         | 128B
48*91f16700Schasinglulu  *  +-----------------------+
49*91f16700Schasinglulu  *  |  CSHELL               | 4B
50*91f16700Schasinglulu  *  +-----------------------+
51*91f16700Schasinglulu  *  |  Uart Switching       | 4B
52*91f16700Schasinglulu  *  +-----------------------+
53*91f16700Schasinglulu  *  |  ICC                  | 1024B
54*91f16700Schasinglulu  *  +-----------------------+
55*91f16700Schasinglulu  *  |  Memory Management    | 1024B
56*91f16700Schasinglulu  *  +-----------------------+
57*91f16700Schasinglulu  *  |  IFC                  | 32B
58*91f16700Schasinglulu  *  +-----------------------+
59*91f16700Schasinglulu  *  |  HIFI                 | 32B
60*91f16700Schasinglulu  *  +-----------------------+
61*91f16700Schasinglulu  *  |  DDR capacity         | 4B
62*91f16700Schasinglulu  *  +-----------------------+
63*91f16700Schasinglulu  *  |  Reserved             |
64*91f16700Schasinglulu  *  +-----------------------+
65*91f16700Schasinglulu  *
66*91f16700Schasinglulu  */
67*91f16700Schasinglulu 
68*91f16700Schasinglulu /* App Core Boot Flags */
69*91f16700Schasinglulu #define MEMORY_AXI_ACPU_START_ADDR		(SRAM_GENERAL_ADDR)
70*91f16700Schasinglulu #define MEMORY_AXI_ACPU_START_SIZE		(64)
71*91f16700Schasinglulu 
72*91f16700Schasinglulu #define MEMORY_AXI_SRESET_FLAG_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0000)
73*91f16700Schasinglulu #define MEMORY_AXI_SECOND_CPU_BOOT_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0004)
74*91f16700Schasinglulu #define MEMORY_AXI_READY_FLAG_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0008)
75*91f16700Schasinglulu #define MEMORY_AXI_FASTBOOT_ENTRY_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x000C)
76*91f16700Schasinglulu #define MEMORY_AXI_PD_CHARGE_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0010)
77*91f16700Schasinglulu #define MEMORY_AXI_DBG_ALARM_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0014)
78*91f16700Schasinglulu #define MEMORY_AXI_CHIP_ADDR			(MEMORY_AXI_ACPU_START_ADDR + 0x0018)
79*91f16700Schasinglulu #define MEMORY_AXI_BOARD_TYPE_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x001C)
80*91f16700Schasinglulu #define MEMORY_AXI_BOARD_ID_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0020)
81*91f16700Schasinglulu #define MEMORY_AXI_CHARGETYPE_FLAG_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0024)
82*91f16700Schasinglulu #define MEMORY_AXI_COLD_START_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0028)
83*91f16700Schasinglulu #define MEMORY_AXI_ANDROID_REBOOT_FLAG_ADDR	(MEMORY_AXI_ACPU_START_ADDR + 0x002C)
84*91f16700Schasinglulu #define MEMORY_AXI_ACPU_WDTRST_REBOOT_FLAG_ADDR	(MEMORY_AXI_ACPU_START_ADDR + 0x0030)
85*91f16700Schasinglulu #define MEMORY_AXI_ABNRST_BITMAP_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0034)
86*91f16700Schasinglulu #define MEMORY_AXI_32K_CLK_TYPE_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x0038)
87*91f16700Schasinglulu #define AXI_MODEM_PANIC_FLAG_ADDR		(MEMORY_AXI_ACPU_START_ADDR + 0x003C)
88*91f16700Schasinglulu #define AXI_MODEM_PANIC_FLAG			(0x68697369)
89*91f16700Schasinglulu #define MEMORY_AXI_ACPU_END_ADDR		(AXI_MODEM_PANIC_FLAG_ADDR + 4)
90*91f16700Schasinglulu 
91*91f16700Schasinglulu /* DICC Flags */
92*91f16700Schasinglulu #define MEMORY_AXI_DICC_ADDR			(MEMORY_AXI_ACPU_START_ADDR + MEMORY_AXI_ACPU_START_SIZE)
93*91f16700Schasinglulu #define MEMORY_AXI_DICC_SIZE			(32)
94*91f16700Schasinglulu 
95*91f16700Schasinglulu #define MEMORY_AXI_SOFT_FLAG_ADDR		(MEMORY_AXI_DICC_ADDR + MEMORY_AXI_DICC_SIZE)
96*91f16700Schasinglulu #define MEMORY_AXI_SOFT_FLAG_SIZE		(256)
97*91f16700Schasinglulu 
98*91f16700Schasinglulu /* Thermal Flags */
99*91f16700Schasinglulu #define MEMORY_AXI_TEMP_PROTECT_ADDR		(MEMORY_AXI_SOFT_FLAG_ADDR + MEMORY_AXI_SOFT_FLAG_SIZE)
100*91f16700Schasinglulu #define MEMORY_AXI_TEMP_PROTECT_SIZE		(128)
101*91f16700Schasinglulu 
102*91f16700Schasinglulu /* CSHELL */
103*91f16700Schasinglulu #define MEMORY_AXI_USB_CSHELL_ADDR		(MEMORY_AXI_TEMP_PROTECT_ADDR + MEMORY_AXI_TEMP_PROTECT_SIZE)
104*91f16700Schasinglulu #define MEMORY_AXI_USB_CSHELL_SIZE		(4)
105*91f16700Schasinglulu 
106*91f16700Schasinglulu /* Uart and A/C Shell Switch Flags */
107*91f16700Schasinglulu #define MEMORY_AXI_UART_INOUT_ADDR		(MEMORY_AXI_USB_CSHELL_ADDR + MEMORY_AXI_USB_CSHELL_SIZE)
108*91f16700Schasinglulu #define MEMORY_AXI_UART_INOUT_SIZE		(4)
109*91f16700Schasinglulu 
110*91f16700Schasinglulu /* IFC Flags */
111*91f16700Schasinglulu #define MEMORY_AXI_IFC_ADDR			(MEMORY_AXI_UART_INOUT_ADDR + MEMORY_AXI_UART_INOUT_SIZE)
112*91f16700Schasinglulu #define MEMORY_AXI_IFC_SIZE			(32)
113*91f16700Schasinglulu 
114*91f16700Schasinglulu /* HIFI Data */
115*91f16700Schasinglulu #define MEMORY_AXI_HIFI_ADDR			(MEMORY_AXI_IFC_ADDR + MEMORY_AXI_IFC_SIZE)
116*91f16700Schasinglulu #define MEMORY_AXI_HIFI_SIZE			(32)
117*91f16700Schasinglulu 
118*91f16700Schasinglulu /* CONFIG Flags */
119*91f16700Schasinglulu #define MEMORY_AXI_CONFIG_ADDR			(MEMORY_AXI_HIFI_ADDR + MEMORY_AXI_HIFI_SIZE)
120*91f16700Schasinglulu #define MEMORY_AXI_CONFIG_SIZE			(32)
121*91f16700Schasinglulu 
122*91f16700Schasinglulu /* DDR Capacity Flags */
123*91f16700Schasinglulu #define MEMORY_AXI_DDR_CAPACITY_ADDR		(MEMORY_AXI_CONFIG_ADDR + MEMORY_AXI_CONFIG_SIZE)
124*91f16700Schasinglulu #define MEMORY_AXI_DDR_CAPACITY_SIZE		(4)
125*91f16700Schasinglulu 
126*91f16700Schasinglulu /* USB Shell Flags */
127*91f16700Schasinglulu #define MEMORY_AXI_USB_SHELL_FLAG_ADDR		(MEMORY_AXI_DDR_CAPACITY_ADDR + MEMORY_AXI_DDR_CAPACITY_SIZE)
128*91f16700Schasinglulu #define MEMORY_AXI_USB_SHELL_FLAG_SIZE		(4)
129*91f16700Schasinglulu 
130*91f16700Schasinglulu /* MCU WDT Switch Flag */
131*91f16700Schasinglulu #define MEMORY_AXI_MCU_WDT_FLAG_ADDR		(MEMORY_AXI_USB_SHELL_FLAG_ADDR + MEMORY_AXI_USB_SHELL_FLAG_SIZE)
132*91f16700Schasinglulu #define MEMORY_AXI_MCU_WDT_FLAG_SIZE		(4)
133*91f16700Schasinglulu 
134*91f16700Schasinglulu /* TLDSP Mailbox MNTN */
135*91f16700Schasinglulu #define SRAM_DSP_MNTN_INFO_ADDR			(MEMORY_AXI_MCU_WDT_FLAG_ADDR + MEMORY_AXI_MCU_WDT_FLAG_SIZE)
136*91f16700Schasinglulu #define SRAM_DSP_MNTN_SIZE			(32)
137*91f16700Schasinglulu 
138*91f16700Schasinglulu /* TLDSP ARM Mailbox Protect Flag */
139*91f16700Schasinglulu #define SRAM_DSP_ARM_MAILBOX_PROTECT_FLAG_ADDR	(SRAM_DSP_MNTN_INFO_ADDR + SRAM_DSP_MNTN_SIZE)
140*91f16700Schasinglulu #define SRAM_DSP_ARM_MAILBOX_PROTECT_FLAG_SIZE	(4)
141*91f16700Schasinglulu 
142*91f16700Schasinglulu /* RTT Sleep Flag */
143*91f16700Schasinglulu #define SRAM_RTT_SLEEP_FLAG_ADDR                (SRAM_DSP_ARM_MAILBOX_PROTECT_FLAG_ADDR + SRAM_DSP_ARM_MAILBOX_PROTECT_FLAG_SIZE)
144*91f16700Schasinglulu #define SRAM_RTT_SLEEP_FLAG_SIZE                (32)
145*91f16700Schasinglulu 
146*91f16700Schasinglulu /* LDSP Awake Flag */
147*91f16700Schasinglulu #define MEMORY_AXI_LDSP_AWAKE_ADDR              (SRAM_RTT_SLEEP_FLAG_ADDR + SRAM_RTT_SLEEP_FLAG_SIZE)
148*91f16700Schasinglulu #define MEMORY_AXI_LDSP_AWAKE_SIZE              (4)
149*91f16700Schasinglulu 
150*91f16700Schasinglulu #define NVUPDATE_SUCCESS			0x5555AAAA
151*91f16700Schasinglulu #define NVUPDATE_FAILURE			0xAAAA5555
152*91f16700Schasinglulu 
153*91f16700Schasinglulu /*
154*91f16700Schasinglulu  * Low Power Mode Region
155*91f16700Schasinglulu  */
156*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_SPACE_ADDR		(SRAM_PM_ADDR)
157*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_SPACE_SIZE		(SRAM_PM_SIZE)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_MEM_BASE		(PWRCTRL_ACPU_ASM_SPACE_ADDR)
160*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_MEM_SIZE		(PWRCTRL_ACPU_ASM_SPACE_SIZE)
161*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_CODE_BASE		(PWRCTRL_ACPU_ASM_MEM_BASE + 0x200)
162*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_DATA_BASE		(PWRCTRL_ACPU_ASM_MEM_BASE + 0xE00)
163*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_DATA_SIZE		(0xE00)
164*91f16700Schasinglulu 
165*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_D_C0_ADDR		(PWRCTRL_ACPU_ASM_DATA_BASE)
166*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_D_C0_MMU_PARA_AD	(PWRCTRL_ACPU_ASM_DATA_BASE + 0)
167*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_D_ARM_PARA_AD		(PWRCTRL_ACPU_ASM_DATA_BASE + 0x20)
168*91f16700Schasinglulu 
169*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_D_COMM_ADDR		(PWRCTRL_ACPU_ASM_DATA_BASE + 0x700)
170*91f16700Schasinglulu 
171*91f16700Schasinglulu #define PWRCTRL_ACPU_REBOOT			(PWRCTRL_ACPU_ASM_D_COMM_ADDR)
172*91f16700Schasinglulu #define PWRCTRL_ACPU_REBOOT_SIZE		(0x200)
173*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_SLICE_BAK_ADDR		(PWRCTRL_ACPU_REBOOT + PWRCTRL_ACPU_REBOOT_SIZE)
174*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_SLICE_BAK_SIZE		(4)
175*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_DEBUG_FLAG_ADDR	(PWRCTRL_ACPU_ASM_SLICE_BAK_ADDR + PWRCTRL_ACPU_ASM_SLICE_BAK_SIZE)
176*91f16700Schasinglulu #define PWRCTRL_ACPU_ASM_DEBUG_FLAG_SIZE	(4)
177*91f16700Schasinglulu #define EXCH_A_CORE_POWRCTRL_CONV_ADDR		(PWRCTRL_ACPU_ASM_DEBUG_FLAG_ADDR + PWRCTRL_ACPU_ASM_DEBUG_FLAG_SIZE)
178*91f16700Schasinglulu #define EXCH_A_CORE_POWRCTRL_CONV_SIZE		(4)
179*91f16700Schasinglulu 
180*91f16700Schasinglulu /*
181*91f16700Schasinglulu  * Below region memory mapping is:
182*91f16700Schasinglulu  * 4 + 12 + 16 + 28 + 28 + 16 + 28 + 12 + 24 + 20 + 64 +
183*91f16700Schasinglulu  * 4 + 4 + 4 + 4 + 12 + 4 + 4 + 4 + 4 + 16 + 4 + 0x2BC +
184*91f16700Schasinglulu  * 24 + 20 + 12 + 16
185*91f16700Schasinglulu  */
186*91f16700Schasinglulu 
187*91f16700Schasinglulu #define MEMORY_AXI_CPU_IDLE_ADDR		(EXCH_A_CORE_POWRCTRL_CONV_ADDR + EXCH_A_CORE_POWRCTRL_CONV_SIZE)
188*91f16700Schasinglulu #define MEMORY_AXI_CPU_IDLE_SIZE		(4)
189*91f16700Schasinglulu 
190*91f16700Schasinglulu #define MEMORY_AXI_CUR_FREQ_ADDR		(MEMORY_AXI_CPU_IDLE_ADDR + MEMORY_AXI_CPU_IDLE_SIZE)
191*91f16700Schasinglulu #define MEMORY_AXI_CUR_FREQ_SIZE		(12)
192*91f16700Schasinglulu 
193*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FREQ_VOL_ADDR		(MEMORY_AXI_CUR_FREQ_ADDR + MEMORY_AXI_CUR_FREQ_SIZE)
194*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FREQ_VOL_SIZE		(16 + 28 + 28)
195*91f16700Schasinglulu 
196*91f16700Schasinglulu #define MEMORY_AXI_DDR_FREQ_VOL_ADDR		(MEMORY_AXI_ACPU_FREQ_VOL_ADDR + MEMORY_AXI_ACPU_FREQ_VOL_SIZE)
197*91f16700Schasinglulu #define MEMORY_AXI_DDR_FREQ_VOL_SIZE		(16 + 28)
198*91f16700Schasinglulu 
199*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_TEST_ADDR		(MEMORY_AXI_DDR_FREQ_VOL_ADDR + MEMORY_AXI_DDR_FREQ_VOL_SIZE)
200*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_TEST_SIZE		(12)
201*91f16700Schasinglulu 
202*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_CPU_INFO_ADDR	(MEMORY_AXI_ACPU_FIQ_TEST_ADDR + MEMORY_AXI_ACPU_FIQ_TEST_SIZE)
203*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_CPU_INFO_SIZE	(24)
204*91f16700Schasinglulu 
205*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_DEBUG_INFO_ADDR	(MEMORY_AXI_ACPU_FIQ_CPU_INFO_ADDR + MEMORY_AXI_ACPU_FIQ_CPU_INFO_SIZE)
206*91f16700Schasinglulu #define MEMORY_AXI_ACPU_FIQ_DEBUG_INFO_SIZE	(20)
207*91f16700Schasinglulu 
208*91f16700Schasinglulu #define MEMORY_FREQDUMP_ADDR			(MEMORY_AXI_ACPU_FIQ_DEBUG_INFO_ADDR + MEMORY_AXI_ACPU_FIQ_DEBUG_INFO_SIZE)
209*91f16700Schasinglulu #define MEMORY_FREQDUMP_SIZE			(64)
210*91f16700Schasinglulu 
211*91f16700Schasinglulu #define MEMORY_AXI_CCPU_LOG_ADDR		(MEMORY_FREQDUMP_ADDR + MEMORY_FREQDUMP_SIZE)
212*91f16700Schasinglulu #define MEMORY_AXI_CCPU_LOG_SIZE		(4)
213*91f16700Schasinglulu 
214*91f16700Schasinglulu #define MEMORY_AXI_MCU_LOG_ADDR			(MEMORY_AXI_CCPU_LOG_ADDR + MEMORY_AXI_CCPU_LOG_SIZE)
215*91f16700Schasinglulu #define MEMORY_AXI_MCU_LOG_SIZE			(4)
216*91f16700Schasinglulu 
217*91f16700Schasinglulu #define MEMORY_AXI_SEC_CORE_BOOT_ADDR		(MEMORY_AXI_MCU_LOG_ADDR + MEMORY_AXI_MCU_LOG_SIZE)
218*91f16700Schasinglulu #define MEMORY_AXI_SEC_CORE_BOOT_SIZE		(4)
219*91f16700Schasinglulu 
220*91f16700Schasinglulu #define MEMORY_AXI_BBP_PS_VOTE_FLAG_ADDR	(MEMORY_AXI_SEC_CORE_BOOT_ADDR + MEMORY_AXI_SEC_CORE_BOOT_SIZE)
221*91f16700Schasinglulu #define MEMORY_AXI_BBP_PS_VOTE_FLAG_SIZE	(0x4)
222*91f16700Schasinglulu 
223*91f16700Schasinglulu #define POLICY_AREA_RESERVED			(MEMORY_AXI_BBP_PS_VOTE_FLAG_ADDR + MEMORY_AXI_BBP_PS_VOTE_FLAG_SIZE)
224*91f16700Schasinglulu #define POLICY_AREA_RESERVED_SIZE		(12)
225*91f16700Schasinglulu 
226*91f16700Schasinglulu #define DDR_POLICY_VALID_MAGIC			(POLICY_AREA_RESERVED + POLICY_AREA_RESERVED_SIZE)
227*91f16700Schasinglulu #define DDR_POLICY_VALID_MAGIC_SIZE		(4)
228*91f16700Schasinglulu 
229*91f16700Schasinglulu #define DDR_POLICY_MAX_NUM			(DDR_POLICY_VALID_MAGIC + DDR_POLICY_VALID_MAGIC_SIZE)
230*91f16700Schasinglulu #define DDR_POLICY_MAX_NUM_SIZE			(4)
231*91f16700Schasinglulu 
232*91f16700Schasinglulu #define DDR_POLICY_SUPPORT_NUM			(DDR_POLICY_MAX_NUM + DDR_POLICY_MAX_NUM_SIZE)
233*91f16700Schasinglulu #define DDR_POLICY_SUPPORT_NUM_SIZE		(4)
234*91f16700Schasinglulu 
235*91f16700Schasinglulu #define DDR_POLICY_CUR_POLICY			(DDR_POLICY_SUPPORT_NUM + DDR_POLICY_SUPPORT_NUM_SIZE)
236*91f16700Schasinglulu #define DDR_POLICY_CUR_POLICY_SIZE		(4)
237*91f16700Schasinglulu 
238*91f16700Schasinglulu #define ACPU_POLICY_VALID_MAGIC			(DDR_POLICY_CUR_POLICY + DDR_POLICY_CUR_POLICY_SIZE)
239*91f16700Schasinglulu #define ACPU_POLICY_VALID_MAGIC_SIZE		(4)
240*91f16700Schasinglulu 
241*91f16700Schasinglulu #define ACPU_POLICY_MAX_NUM			(ACPU_POLICY_VALID_MAGIC + ACPU_POLICY_VALID_MAGIC_SIZE)
242*91f16700Schasinglulu #define ACPU_POLICY_MAX_NUM_SIZE		(4)
243*91f16700Schasinglulu 
244*91f16700Schasinglulu #define ACPU_POLICY_SUPPORT_NUM			(ACPU_POLICY_MAX_NUM + ACPU_POLICY_MAX_NUM_SIZE)
245*91f16700Schasinglulu #define ACPU_POLICY_SUPPORT_NUM_SIZE		(4)
246*91f16700Schasinglulu 
247*91f16700Schasinglulu #define ACPU_POLICY_CUR_POLICY			(ACPU_POLICY_SUPPORT_NUM + ACPU_POLICY_SUPPORT_NUM_SIZE)
248*91f16700Schasinglulu #define ACPU_POLICY_CUR_POLICY_SIZE		(4)
249*91f16700Schasinglulu 
250*91f16700Schasinglulu #define LPDDR_OPTION_ADDR			(ACPU_POLICY_CUR_POLICY + ACPU_POLICY_CUR_POLICY_SIZE)
251*91f16700Schasinglulu #define LPDDR_OPTION_SIZE			(4)
252*91f16700Schasinglulu 
253*91f16700Schasinglulu #define MEMORY_AXI_DDR_DDL_ADDR			(LPDDR_OPTION_ADDR + LPDDR_OPTION_SIZE)
254*91f16700Schasinglulu #define MEMORY_AXI_DDR_DDL_SIZE			(0x2BC)
255*91f16700Schasinglulu 
256*91f16700Schasinglulu #define DDR_TEST_DFS_ADDR			(MEMORY_AXI_DDR_DDL_ADDR + MEMORY_AXI_DDR_DDL_SIZE)
257*91f16700Schasinglulu #define DDR_TEST_DFS_ADDR_SIZE			(4)
258*91f16700Schasinglulu 
259*91f16700Schasinglulu #define DDR_TEST_DFS_TIMES_ADDR			(DDR_TEST_DFS_ADDR + DDR_TEST_DFS_ADDR_SIZE)
260*91f16700Schasinglulu #define DDR_TEST_DFS_TIMES_ADDR_SIZE		(4)
261*91f16700Schasinglulu 
262*91f16700Schasinglulu #define DDR_TEST_QOS_ADDR			(DDR_TEST_DFS_TIMES_ADDR + DDR_TEST_DFS_TIMES_ADDR_SIZE)
263*91f16700Schasinglulu #define DDR_TEST_QOS_ADDR_SIZE			(4)
264*91f16700Schasinglulu 
265*91f16700Schasinglulu #define DDR_TEST_FUN_ADDR			(DDR_TEST_QOS_ADDR + DDR_TEST_QOS_ADDR_SIZE)
266*91f16700Schasinglulu #define DDR_TEST_FUN_ADDR_SIZE			(4)
267*91f16700Schasinglulu 
268*91f16700Schasinglulu #define BOARD_TYPE_ADDR				(DDR_TEST_FUN_ADDR + DDR_TEST_FUN_ADDR_SIZE)
269*91f16700Schasinglulu #define BOARD_ADDR_SIZE				(4)
270*91f16700Schasinglulu #define DDR_DFS_FREQ_ADDR			(BOARD_TYPE_ADDR + BOARD_ADDR_SIZE)
271*91f16700Schasinglulu #define DDR_DFS_FREQ_SIZE			(4)
272*91f16700Schasinglulu 
273*91f16700Schasinglulu #define DDR_PASR_ADDR				(DDR_DFS_FREQ_ADDR + DDR_DFS_FREQ_SIZE)
274*91f16700Schasinglulu #define DDR_PASR_SIZE				(20)
275*91f16700Schasinglulu 
276*91f16700Schasinglulu #define ACPU_DFS_FREQ_ADDR			(DDR_PASR_ADDR + DDR_PASR_SIZE)
277*91f16700Schasinglulu #define ACPU_DFS_FREQ_ADDR_SIZE			(12)
278*91f16700Schasinglulu 
279*91f16700Schasinglulu #define ACPU_CHIP_MAX_FREQ			(ACPU_DFS_FREQ_ADDR + ACPU_DFS_FREQ_ADDR_SIZE)
280*91f16700Schasinglulu #define ACPU_CHIP_MAX_FREQ_SIZE			(4)
281*91f16700Schasinglulu 
282*91f16700Schasinglulu #define MEMORY_MEDPLL_STATE_ADDR		(ACPU_CHIP_MAX_FREQ + ACPU_CHIP_MAX_FREQ_SIZE)
283*91f16700Schasinglulu #define MEMORY_MEDPLL_STATE_SIZE		(8)
284*91f16700Schasinglulu 
285*91f16700Schasinglulu #define MEMORY_CCPU_LOAD_FLAG_ADDR		(MEMORY_MEDPLL_STATE_ADDR + MEMORY_MEDPLL_STATE_SIZE)
286*91f16700Schasinglulu #define MEMORY_CCPU_LOAD_FLAG_SIZE		(4)
287*91f16700Schasinglulu 
288*91f16700Schasinglulu 
289*91f16700Schasinglulu #define ACPU_CORE_BITS_ADDR			(MEMORY_CCPU_LOAD_FLAG_ADDR + MEMORY_CCPU_LOAD_FLAG_SIZE)
290*91f16700Schasinglulu #define ACPU_CORE_BITS_SIZE			(4)
291*91f16700Schasinglulu 
292*91f16700Schasinglulu #define ACPU_CLUSTER_IDLE_ADDR			(ACPU_CORE_BITS_ADDR + ACPU_CORE_BITS_SIZE)
293*91f16700Schasinglulu #define ACPU_CLUSTER_IDLE_SIZE			(4)
294*91f16700Schasinglulu 
295*91f16700Schasinglulu #define ACPU_A53_FLAGS_ADDR			(ACPU_CLUSTER_IDLE_ADDR + ACPU_CLUSTER_IDLE_SIZE)
296*91f16700Schasinglulu #define ACPU_A53_FLAGS_SIZE			(4)
297*91f16700Schasinglulu 
298*91f16700Schasinglulu #define ACPU_POWER_STATE_QOS_ADDR		(ACPU_A53_FLAGS_ADDR+ACPU_A53_FLAGS_SIZE)
299*91f16700Schasinglulu #define ACPU_POWER_STATE_QOS_SIZE		(4)
300*91f16700Schasinglulu 
301*91f16700Schasinglulu #define ACPU_UNLOCK_CORE_FLAGS_ADDR		(ACPU_POWER_STATE_QOS_ADDR+ACPU_POWER_STATE_QOS_SIZE)
302*91f16700Schasinglulu #define ACPU_UNLOCK_CORE_FLAGS_SIZE		(8)
303*91f16700Schasinglulu 
304*91f16700Schasinglulu #define ACPU_SUBSYS_POWERDOWN_FLAGS_ADDR	(ACPU_UNLOCK_CORE_FLAGS_ADDR + ACPU_UNLOCK_CORE_FLAGS_SIZE)
305*91f16700Schasinglulu #define ACPU_SUBSYS_POWERDOWN_FLAGS_SIZE	(4)
306*91f16700Schasinglulu 
307*91f16700Schasinglulu #define ACPU_CORE_POWERDOWN_FLAGS_ADDR		(ACPU_SUBSYS_POWERDOWN_FLAGS_ADDR + ACPU_SUBSYS_POWERDOWN_FLAGS_SIZE)
308*91f16700Schasinglulu #define ACPU_CORE_POWERDOWN_FLAGS_SIZE		(4)
309*91f16700Schasinglulu 
310*91f16700Schasinglulu #define ACPU_CLUSTER_POWERDOWN_FLAGS_ADDR	(ACPU_CORE_POWERDOWN_FLAGS_ADDR + ACPU_CORE_POWERDOWN_FLAGS_SIZE)
311*91f16700Schasinglulu #define ACPU_CLUSTER_POWERDOWN_FLAGS_SIZE	(4)
312*91f16700Schasinglulu 
313*91f16700Schasinglulu #define ACPU_ARM64_FLAGA			(ACPU_CLUSTER_POWERDOWN_FLAGS_ADDR + ACPU_CLUSTER_POWERDOWN_FLAGS_SIZE)
314*91f16700Schasinglulu #define ACPU_ARM64_FLAGA_SIZE			(4)
315*91f16700Schasinglulu 
316*91f16700Schasinglulu #define ACPU_ARM64_FLAGB			(ACPU_ARM64_FLAGA + ACPU_ARM64_FLAGA_SIZE)
317*91f16700Schasinglulu #define ACPU_ARM64_FLAGB_SIZE			(4)
318*91f16700Schasinglulu 
319*91f16700Schasinglulu #define MCU_EXCEPTION_FLAGS_ADDR		(ACPU_ARM64_FLAGB + ACPU_ARM64_FLAGB_SIZE)
320*91f16700Schasinglulu #define MCU_EXCEPTION_FLAGS_SIZE		(4)
321*91f16700Schasinglulu 
322*91f16700Schasinglulu #define ACPU_MASTER_CORE_STATE_ADDR		(MCU_EXCEPTION_FLAGS_ADDR + MCU_EXCEPTION_FLAGS_SIZE)
323*91f16700Schasinglulu #define ACPU_MASTER_CORE_STATE_SIZE		(4)
324*91f16700Schasinglulu 
325*91f16700Schasinglulu #define PWRCTRL_AXI_RESERVED_ADDR		(ACPU_MASTER_CORE_STATE_ADDR + ACPU_MASTER_CORE_STATE_SIZE)
326*91f16700Schasinglulu 
327*91f16700Schasinglulu #endif /* HISI_SRAM_MAP_H */
328