1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef HIKEY_DEF_H 8*91f16700Schasinglulu #define HIKEY_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu /* Always assume DDR is 1GB size. */ 11*91f16700Schasinglulu #define DDR_BASE 0x0 12*91f16700Schasinglulu #define DDR_SIZE 0x40000000 13*91f16700Schasinglulu 14*91f16700Schasinglulu #define DEVICE_BASE 0xF4000000 15*91f16700Schasinglulu #define DEVICE_SIZE 0x05800000 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* Memory location options for TSP */ 18*91f16700Schasinglulu #define HIKEY_SRAM_ID 0 19*91f16700Schasinglulu #define HIKEY_DRAM_ID 1 20*91f16700Schasinglulu 21*91f16700Schasinglulu /* 22*91f16700Schasinglulu * DDR for OP-TEE (32MB from 0x3E00000-0x3FFFFFFF) is divided in several 23*91f16700Schasinglulu * regions 24*91f16700Schasinglulu * - Secure DDR (default is the top 16MB) used by OP-TEE 25*91f16700Schasinglulu * - Non-secure DDR used by OP-TEE (shared memory and padding) (4MB) 26*91f16700Schasinglulu * - Secure DDR (4MB aligned on 4MB) for OP-TEE's "Secure Data Path" feature 27*91f16700Schasinglulu * - Non-secure DDR (8MB) reserved for OP-TEE's future use 28*91f16700Schasinglulu */ 29*91f16700Schasinglulu #define DDR_SEC_SIZE 0x01000000 30*91f16700Schasinglulu #define DDR_SEC_BASE (DDR_BASE + DDR_SIZE - DDR_SEC_SIZE) /* 0x3F000000 */ 31*91f16700Schasinglulu 32*91f16700Schasinglulu #define DDR_SDP_SIZE 0x00400000 33*91f16700Schasinglulu #define DDR_SDP_BASE (DDR_SEC_BASE - 0x400000 /* align */ - \ 34*91f16700Schasinglulu DDR_SDP_SIZE) 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define SRAM_BASE 0xFFF80000 37*91f16700Schasinglulu #define SRAM_SIZE 0x00012000 38*91f16700Schasinglulu 39*91f16700Schasinglulu /* 40*91f16700Schasinglulu * PL011 related constants 41*91f16700Schasinglulu */ 42*91f16700Schasinglulu #define PL011_UART0_BASE 0xF8015000 43*91f16700Schasinglulu #define PL011_UART2_BASE 0xF7112000 44*91f16700Schasinglulu #define PL011_UART3_BASE 0xF7113000 45*91f16700Schasinglulu #define PL011_BAUDRATE 115200 46*91f16700Schasinglulu #define PL011_UART_CLK_IN_HZ 19200000 47*91f16700Schasinglulu 48*91f16700Schasinglulu #define HIKEY_USB_DESC_BASE (DDR_BASE + 0x00800000) 49*91f16700Schasinglulu #define HIKEY_USB_DESC_SIZE 0x00100000 50*91f16700Schasinglulu #define HIKEY_USB_DATA_BASE (DDR_BASE + 0x10000000) 51*91f16700Schasinglulu #define HIKEY_USB_DATA_SIZE 0x10000000 52*91f16700Schasinglulu #define HIKEY_FB_BUFFER_BASE (HIKEY_USB_DATA_BASE) 53*91f16700Schasinglulu #define HIKEY_FB_BUFFER_SIZE HIKEY_USB_DATA_SIZE 54*91f16700Schasinglulu #define HIKEY_FB_DOWNLOAD_BASE (HIKEY_FB_BUFFER_BASE + \ 55*91f16700Schasinglulu HIKEY_FB_BUFFER_SIZE) 56*91f16700Schasinglulu #define HIKEY_FB_DOWNLOAD_SIZE HIKEY_USB_DATA_SIZE 57*91f16700Schasinglulu 58*91f16700Schasinglulu #define HIKEY_USB_DESC_IN_BASE (DDR_BASE + 0x00800000) 59*91f16700Schasinglulu #define HIKEY_USB_DESC_IN_SIZE 0x00040000 60*91f16700Schasinglulu #define HIKEY_USB_DESC_EP0_OUT_BASE (HIKEY_USB_DESC_IN_BASE + \ 61*91f16700Schasinglulu HIKEY_USB_DESC_IN_SIZE) 62*91f16700Schasinglulu #define HIKEY_USB_DESC_EP0_OUT_SIZE 0x00040000 63*91f16700Schasinglulu #define HIKEY_USB_DESC_EPX_OUT_BASE (HIKEY_USB_DESC_EP0_OUT_BASE + \ 64*91f16700Schasinglulu HIKEY_USB_DESC_EP0_OUT_SIZE) 65*91f16700Schasinglulu #define HIKEY_USB_DESC_EPX_OUT_SIZE 0x00080000 66*91f16700Schasinglulu 67*91f16700Schasinglulu #define HIKEY_MMC_DESC_BASE (DDR_BASE + 0x03000000) 68*91f16700Schasinglulu #define HIKEY_MMC_DESC_SIZE 0x00100000 69*91f16700Schasinglulu 70*91f16700Schasinglulu /* 71*91f16700Schasinglulu * HIKEY_MMC_DATA_BASE & HIKEY_MMC_DATA_SIZE are shared between fastboot 72*91f16700Schasinglulu * and eMMC driver. Since it could avoid to memory copy. 73*91f16700Schasinglulu * So this SRAM region is used twice. First, it's used in BL1 as temporary 74*91f16700Schasinglulu * buffer in eMMC driver. Second, it's used by MCU in BL2. The SRAM region 75*91f16700Schasinglulu * needs to be clear before used in BL2. 76*91f16700Schasinglulu */ 77*91f16700Schasinglulu #define HIKEY_MMC_DATA_BASE (DDR_BASE + 0x10000000) 78*91f16700Schasinglulu #define HIKEY_MMC_DATA_SIZE 0x20000000 79*91f16700Schasinglulu #define HIKEY_NS_IMAGE_OFFSET (DDR_BASE + 0x35000000) 80*91f16700Schasinglulu #define HIKEY_BL1_MMC_DESC_BASE (SRAM_BASE) 81*91f16700Schasinglulu #define HIKEY_BL1_MMC_DESC_SIZE 0x00001000 82*91f16700Schasinglulu #define HIKEY_BL1_MMC_DATA_BASE (HIKEY_BL1_MMC_DESC_BASE + \ 83*91f16700Schasinglulu HIKEY_BL1_MMC_DESC_SIZE) 84*91f16700Schasinglulu #define HIKEY_BL1_MMC_DATA_SIZE 0x0000B000 85*91f16700Schasinglulu 86*91f16700Schasinglulu #define EMMC_BASE 0 87*91f16700Schasinglulu #define HIKEY_EMMC_RPMB_BASE (EMMC_BASE + 0) 88*91f16700Schasinglulu #define HIKEY_EMMC_RPMB_MAX_SIZE (128 << 10) 89*91f16700Schasinglulu #define HIKEY_EMMC_USERDATA_BASE (EMMC_BASE + 0) 90*91f16700Schasinglulu #define HIKEY_EMMC_USERDATA_MAX_SIZE (4 << 30) 91*91f16700Schasinglulu 92*91f16700Schasinglulu /* 93*91f16700Schasinglulu * GIC400 interrupt handling related constants 94*91f16700Schasinglulu */ 95*91f16700Schasinglulu #define IRQ_SEC_PHY_TIMER 29 96*91f16700Schasinglulu #define IRQ_SEC_SGI_0 8 97*91f16700Schasinglulu #define IRQ_SEC_SGI_1 9 98*91f16700Schasinglulu #define IRQ_SEC_SGI_2 10 99*91f16700Schasinglulu #define IRQ_SEC_SGI_3 11 100*91f16700Schasinglulu #define IRQ_SEC_SGI_4 12 101*91f16700Schasinglulu #define IRQ_SEC_SGI_5 13 102*91f16700Schasinglulu #define IRQ_SEC_SGI_6 14 103*91f16700Schasinglulu #define IRQ_SEC_SGI_7 15 104*91f16700Schasinglulu #define IRQ_SEC_SGI_8 16 105*91f16700Schasinglulu 106*91f16700Schasinglulu #endif /* HIKEY_DEF_H */ 107