1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <arch_helpers.h> 10*91f16700Schasinglulu #include <common/debug.h> 11*91f16700Schasinglulu #include <drivers/arm/cci.h> 12*91f16700Schasinglulu #include <drivers/arm/gicv2.h> 13*91f16700Schasinglulu #include <drivers/arm/sp804_delay_timer.h> 14*91f16700Schasinglulu #include <lib/mmio.h> 15*91f16700Schasinglulu #include <lib/psci/psci.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu #include <hi6220.h> 18*91f16700Schasinglulu #include <hikey_def.h> 19*91f16700Schasinglulu #include <hisi_ipc.h> 20*91f16700Schasinglulu #include <hisi_pwrc.h> 21*91f16700Schasinglulu #include <hisi_sram_map.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define CORE_PWR_STATE(state) \ 24*91f16700Schasinglulu ((state)->pwr_domain_state[MPIDR_AFFLVL0]) 25*91f16700Schasinglulu #define CLUSTER_PWR_STATE(state) \ 26*91f16700Schasinglulu ((state)->pwr_domain_state[MPIDR_AFFLVL1]) 27*91f16700Schasinglulu #define SYSTEM_PWR_STATE(state) \ 28*91f16700Schasinglulu ((state)->pwr_domain_state[PLAT_MAX_PWR_LVL]) 29*91f16700Schasinglulu 30*91f16700Schasinglulu static uintptr_t hikey_sec_entrypoint; 31*91f16700Schasinglulu 32*91f16700Schasinglulu static int hikey_pwr_domain_on(u_register_t mpidr) 33*91f16700Schasinglulu { 34*91f16700Schasinglulu int cpu, cluster; 35*91f16700Schasinglulu int curr_cluster; 36*91f16700Schasinglulu 37*91f16700Schasinglulu cluster = MPIDR_AFFLVL1_VAL(mpidr); 38*91f16700Schasinglulu cpu = MPIDR_AFFLVL0_VAL(mpidr); 39*91f16700Schasinglulu curr_cluster = MPIDR_AFFLVL1_VAL(read_mpidr()); 40*91f16700Schasinglulu if (cluster != curr_cluster) 41*91f16700Schasinglulu hisi_ipc_cluster_on(cpu, cluster); 42*91f16700Schasinglulu 43*91f16700Schasinglulu hisi_pwrc_set_core_bx_addr(cpu, cluster, hikey_sec_entrypoint); 44*91f16700Schasinglulu hisi_pwrc_enable_debug(cpu, cluster); 45*91f16700Schasinglulu hisi_ipc_cpu_on(cpu, cluster); 46*91f16700Schasinglulu 47*91f16700Schasinglulu return 0; 48*91f16700Schasinglulu } 49*91f16700Schasinglulu 50*91f16700Schasinglulu static void hikey_pwr_domain_on_finish(const psci_power_state_t *target_state) 51*91f16700Schasinglulu { 52*91f16700Schasinglulu unsigned long mpidr; 53*91f16700Schasinglulu int cpu, cluster; 54*91f16700Schasinglulu 55*91f16700Schasinglulu mpidr = read_mpidr(); 56*91f16700Schasinglulu cluster = MPIDR_AFFLVL1_VAL(mpidr); 57*91f16700Schasinglulu cpu = MPIDR_AFFLVL0_VAL(mpidr); 58*91f16700Schasinglulu 59*91f16700Schasinglulu 60*91f16700Schasinglulu /* 61*91f16700Schasinglulu * Enable CCI coherency for this cluster. 62*91f16700Schasinglulu * No need for locks as no other cpu is active at the moment. 63*91f16700Schasinglulu */ 64*91f16700Schasinglulu if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 65*91f16700Schasinglulu cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); 66*91f16700Schasinglulu 67*91f16700Schasinglulu /* Zero the jump address in the mailbox for this cpu */ 68*91f16700Schasinglulu hisi_pwrc_set_core_bx_addr(cpu, cluster, 0); 69*91f16700Schasinglulu 70*91f16700Schasinglulu /* Program the GIC per-cpu distributor or re-distributor interface */ 71*91f16700Schasinglulu gicv2_pcpu_distif_init(); 72*91f16700Schasinglulu /* Enable the GIC cpu interface */ 73*91f16700Schasinglulu gicv2_cpuif_enable(); 74*91f16700Schasinglulu } 75*91f16700Schasinglulu 76*91f16700Schasinglulu void hikey_pwr_domain_off(const psci_power_state_t *target_state) 77*91f16700Schasinglulu { 78*91f16700Schasinglulu unsigned long mpidr; 79*91f16700Schasinglulu int cpu, cluster; 80*91f16700Schasinglulu 81*91f16700Schasinglulu mpidr = read_mpidr(); 82*91f16700Schasinglulu cluster = MPIDR_AFFLVL1_VAL(mpidr); 83*91f16700Schasinglulu cpu = MPIDR_AFFLVL0_VAL(mpidr); 84*91f16700Schasinglulu 85*91f16700Schasinglulu gicv2_cpuif_disable(); 86*91f16700Schasinglulu hisi_ipc_cpu_off(cpu, cluster); 87*91f16700Schasinglulu 88*91f16700Schasinglulu if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 89*91f16700Schasinglulu hisi_ipc_spin_lock(HISI_IPC_SEM_CPUIDLE); 90*91f16700Schasinglulu cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); 91*91f16700Schasinglulu hisi_ipc_spin_unlock(HISI_IPC_SEM_CPUIDLE); 92*91f16700Schasinglulu 93*91f16700Schasinglulu hisi_ipc_cluster_off(cpu, cluster); 94*91f16700Schasinglulu } 95*91f16700Schasinglulu } 96*91f16700Schasinglulu 97*91f16700Schasinglulu static void hikey_pwr_domain_suspend(const psci_power_state_t *target_state) 98*91f16700Schasinglulu { 99*91f16700Schasinglulu u_register_t mpidr = read_mpidr_el1(); 100*91f16700Schasinglulu unsigned int cpu = mpidr & MPIDR_CPU_MASK; 101*91f16700Schasinglulu unsigned int cluster = 102*91f16700Schasinglulu (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFFINITY_BITS; 103*91f16700Schasinglulu 104*91f16700Schasinglulu if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 105*91f16700Schasinglulu return; 106*91f16700Schasinglulu 107*91f16700Schasinglulu if (CORE_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 108*91f16700Schasinglulu 109*91f16700Schasinglulu /* Program the jump address for the target cpu */ 110*91f16700Schasinglulu hisi_pwrc_set_core_bx_addr(cpu, cluster, hikey_sec_entrypoint); 111*91f16700Schasinglulu 112*91f16700Schasinglulu gicv2_cpuif_disable(); 113*91f16700Schasinglulu 114*91f16700Schasinglulu if (SYSTEM_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 115*91f16700Schasinglulu hisi_ipc_cpu_suspend(cpu, cluster); 116*91f16700Schasinglulu } 117*91f16700Schasinglulu 118*91f16700Schasinglulu /* Perform the common cluster specific operations */ 119*91f16700Schasinglulu if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 120*91f16700Schasinglulu hisi_ipc_spin_lock(HISI_IPC_SEM_CPUIDLE); 121*91f16700Schasinglulu cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); 122*91f16700Schasinglulu hisi_ipc_spin_unlock(HISI_IPC_SEM_CPUIDLE); 123*91f16700Schasinglulu 124*91f16700Schasinglulu if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 125*91f16700Schasinglulu hisi_pwrc_set_cluster_wfi(1); 126*91f16700Schasinglulu hisi_pwrc_set_cluster_wfi(0); 127*91f16700Schasinglulu hisi_ipc_psci_system_off(); 128*91f16700Schasinglulu } else 129*91f16700Schasinglulu hisi_ipc_cluster_suspend(cpu, cluster); 130*91f16700Schasinglulu } 131*91f16700Schasinglulu } 132*91f16700Schasinglulu 133*91f16700Schasinglulu static void hikey_pwr_domain_suspend_finish(const psci_power_state_t *target_state) 134*91f16700Schasinglulu { 135*91f16700Schasinglulu unsigned long mpidr; 136*91f16700Schasinglulu unsigned int cluster, cpu; 137*91f16700Schasinglulu 138*91f16700Schasinglulu /* Nothing to be done on waking up from retention from CPU level */ 139*91f16700Schasinglulu if (CORE_PWR_STATE(target_state) != PLAT_MAX_OFF_STATE) 140*91f16700Schasinglulu return; 141*91f16700Schasinglulu 142*91f16700Schasinglulu /* Get the mpidr for this cpu */ 143*91f16700Schasinglulu mpidr = read_mpidr_el1(); 144*91f16700Schasinglulu cluster = (mpidr & MPIDR_CLUSTER_MASK) >> MPIDR_AFF1_SHIFT; 145*91f16700Schasinglulu cpu = mpidr & MPIDR_CPU_MASK; 146*91f16700Schasinglulu 147*91f16700Schasinglulu /* Enable CCI coherency for cluster */ 148*91f16700Schasinglulu if (CLUSTER_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) 149*91f16700Schasinglulu cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(mpidr)); 150*91f16700Schasinglulu 151*91f16700Schasinglulu hisi_pwrc_set_core_bx_addr(cpu, cluster, 0); 152*91f16700Schasinglulu 153*91f16700Schasinglulu if (SYSTEM_PWR_STATE(target_state) == PLAT_MAX_OFF_STATE) { 154*91f16700Schasinglulu gicv2_distif_init(); 155*91f16700Schasinglulu gicv2_pcpu_distif_init(); 156*91f16700Schasinglulu gicv2_cpuif_enable(); 157*91f16700Schasinglulu } else { 158*91f16700Schasinglulu gicv2_pcpu_distif_init(); 159*91f16700Schasinglulu gicv2_cpuif_enable(); 160*91f16700Schasinglulu } 161*91f16700Schasinglulu } 162*91f16700Schasinglulu 163*91f16700Schasinglulu static void hikey_get_sys_suspend_power_state(psci_power_state_t *req_state) 164*91f16700Schasinglulu { 165*91f16700Schasinglulu int i; 166*91f16700Schasinglulu 167*91f16700Schasinglulu for (i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) 168*91f16700Schasinglulu req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 169*91f16700Schasinglulu } 170*91f16700Schasinglulu 171*91f16700Schasinglulu static void __dead2 hikey_system_off(void) 172*91f16700Schasinglulu { 173*91f16700Schasinglulu NOTICE("%s: off system\n", __func__); 174*91f16700Schasinglulu 175*91f16700Schasinglulu /* Pull down GPIO_0_0 to trigger PMIC shutdown */ 176*91f16700Schasinglulu mmio_write_32(0xF8001810, 0x2); /* Pinmux */ 177*91f16700Schasinglulu mmio_write_8(0xF8011400, 1); /* Pin direction */ 178*91f16700Schasinglulu mmio_write_8(0xF8011004, 0); /* Pin output value */ 179*91f16700Schasinglulu 180*91f16700Schasinglulu /* Wait for 2s to power off system by PMIC */ 181*91f16700Schasinglulu sp804_timer_init(SP804_TIMER0_BASE, 10, 192); 182*91f16700Schasinglulu mdelay(2000); 183*91f16700Schasinglulu 184*91f16700Schasinglulu /* 185*91f16700Schasinglulu * PMIC shutdown depends on two conditions: GPIO_0_0 (PWR_HOLD) low, 186*91f16700Schasinglulu * and VBUS_DET < 3.6V. For HiKey, VBUS_DET is connected to VDD_4V2 187*91f16700Schasinglulu * through Jumper 1-2. So, to complete shutdown, user needs to manually 188*91f16700Schasinglulu * remove Jumper 1-2. 189*91f16700Schasinglulu */ 190*91f16700Schasinglulu NOTICE("+------------------------------------------+\n"); 191*91f16700Schasinglulu NOTICE("| IMPORTANT: Remove Jumper 1-2 to shutdown |\n"); 192*91f16700Schasinglulu NOTICE("| DANGER: SoC is still burning. DANGER! |\n"); 193*91f16700Schasinglulu NOTICE("| Board will be reboot to avoid overheat |\n"); 194*91f16700Schasinglulu NOTICE("+------------------------------------------+\n"); 195*91f16700Schasinglulu 196*91f16700Schasinglulu /* Send the system reset request */ 197*91f16700Schasinglulu mmio_write_32(AO_SC_SYS_STAT0, 0x48698284); 198*91f16700Schasinglulu 199*91f16700Schasinglulu wfi(); 200*91f16700Schasinglulu panic(); 201*91f16700Schasinglulu } 202*91f16700Schasinglulu 203*91f16700Schasinglulu static void __dead2 hikey_system_reset(void) 204*91f16700Schasinglulu { 205*91f16700Schasinglulu /* Send the system reset request */ 206*91f16700Schasinglulu mmio_write_32(AO_SC_SYS_STAT0, 0x48698284); 207*91f16700Schasinglulu isb(); 208*91f16700Schasinglulu dsb(); 209*91f16700Schasinglulu 210*91f16700Schasinglulu wfi(); 211*91f16700Schasinglulu panic(); 212*91f16700Schasinglulu } 213*91f16700Schasinglulu 214*91f16700Schasinglulu int hikey_validate_power_state(unsigned int power_state, 215*91f16700Schasinglulu psci_power_state_t *req_state) 216*91f16700Schasinglulu { 217*91f16700Schasinglulu int pstate = psci_get_pstate_type(power_state); 218*91f16700Schasinglulu int pwr_lvl = psci_get_pstate_pwrlvl(power_state); 219*91f16700Schasinglulu int i; 220*91f16700Schasinglulu 221*91f16700Schasinglulu assert(req_state); 222*91f16700Schasinglulu 223*91f16700Schasinglulu if (pwr_lvl > PLAT_MAX_PWR_LVL) 224*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 225*91f16700Schasinglulu 226*91f16700Schasinglulu /* Sanity check the requested state */ 227*91f16700Schasinglulu if (pstate == PSTATE_TYPE_STANDBY) { 228*91f16700Schasinglulu /* 229*91f16700Schasinglulu * It's possible to enter standby only on power level 0 230*91f16700Schasinglulu * Ignore any other power level. 231*91f16700Schasinglulu */ 232*91f16700Schasinglulu if (pwr_lvl != MPIDR_AFFLVL0) 233*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 234*91f16700Schasinglulu 235*91f16700Schasinglulu req_state->pwr_domain_state[MPIDR_AFFLVL0] = 236*91f16700Schasinglulu PLAT_MAX_RET_STATE; 237*91f16700Schasinglulu } else { 238*91f16700Schasinglulu for (i = MPIDR_AFFLVL0; i <= pwr_lvl; i++) 239*91f16700Schasinglulu req_state->pwr_domain_state[i] = 240*91f16700Schasinglulu PLAT_MAX_OFF_STATE; 241*91f16700Schasinglulu } 242*91f16700Schasinglulu 243*91f16700Schasinglulu /* 244*91f16700Schasinglulu * We expect the 'state id' to be zero. 245*91f16700Schasinglulu */ 246*91f16700Schasinglulu if (psci_get_pstate_id(power_state)) 247*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 248*91f16700Schasinglulu 249*91f16700Schasinglulu return PSCI_E_SUCCESS; 250*91f16700Schasinglulu } 251*91f16700Schasinglulu 252*91f16700Schasinglulu static int hikey_validate_ns_entrypoint(uintptr_t entrypoint) 253*91f16700Schasinglulu { 254*91f16700Schasinglulu /* 255*91f16700Schasinglulu * Check if the non secure entrypoint lies within the non 256*91f16700Schasinglulu * secure DRAM. 257*91f16700Schasinglulu */ 258*91f16700Schasinglulu if ((entrypoint > DDR_BASE) && (entrypoint < (DDR_BASE + DDR_SIZE))) 259*91f16700Schasinglulu return PSCI_E_SUCCESS; 260*91f16700Schasinglulu 261*91f16700Schasinglulu return PSCI_E_INVALID_ADDRESS; 262*91f16700Schasinglulu } 263*91f16700Schasinglulu 264*91f16700Schasinglulu static const plat_psci_ops_t hikey_psci_ops = { 265*91f16700Schasinglulu .cpu_standby = NULL, 266*91f16700Schasinglulu .pwr_domain_on = hikey_pwr_domain_on, 267*91f16700Schasinglulu .pwr_domain_on_finish = hikey_pwr_domain_on_finish, 268*91f16700Schasinglulu .pwr_domain_off = hikey_pwr_domain_off, 269*91f16700Schasinglulu .pwr_domain_suspend = hikey_pwr_domain_suspend, 270*91f16700Schasinglulu .pwr_domain_suspend_finish = hikey_pwr_domain_suspend_finish, 271*91f16700Schasinglulu .system_off = hikey_system_off, 272*91f16700Schasinglulu .system_reset = hikey_system_reset, 273*91f16700Schasinglulu .validate_power_state = hikey_validate_power_state, 274*91f16700Schasinglulu .validate_ns_entrypoint = hikey_validate_ns_entrypoint, 275*91f16700Schasinglulu .get_sys_suspend_power_state = hikey_get_sys_suspend_power_state, 276*91f16700Schasinglulu }; 277*91f16700Schasinglulu 278*91f16700Schasinglulu int plat_setup_psci_ops(uintptr_t sec_entrypoint, 279*91f16700Schasinglulu const plat_psci_ops_t **psci_ops) 280*91f16700Schasinglulu { 281*91f16700Schasinglulu hikey_sec_entrypoint = sec_entrypoint; 282*91f16700Schasinglulu 283*91f16700Schasinglulu /* 284*91f16700Schasinglulu * Initialize PSCI ops struct 285*91f16700Schasinglulu */ 286*91f16700Schasinglulu *psci_ops = &hikey_psci_ops; 287*91f16700Schasinglulu return 0; 288*91f16700Schasinglulu } 289