1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <platform_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #include <arch_helpers.h> 13*91f16700Schasinglulu #include <common/bl_common.h> 14*91f16700Schasinglulu #include <common/debug.h> 15*91f16700Schasinglulu #include <common/interrupt_props.h> 16*91f16700Schasinglulu #include <drivers/arm/cci.h> 17*91f16700Schasinglulu #include <drivers/arm/gicv2.h> 18*91f16700Schasinglulu #include <drivers/arm/pl011.h> 19*91f16700Schasinglulu #include <lib/mmio.h> 20*91f16700Schasinglulu 21*91f16700Schasinglulu #include <hi6220.h> 22*91f16700Schasinglulu #include <hikey_def.h> 23*91f16700Schasinglulu #include <hisi_ipc.h> 24*91f16700Schasinglulu #include <hisi_pwrc.h> 25*91f16700Schasinglulu 26*91f16700Schasinglulu #include "hikey_private.h" 27*91f16700Schasinglulu 28*91f16700Schasinglulu static entry_point_info_t bl32_ep_info; 29*91f16700Schasinglulu static entry_point_info_t bl33_ep_info; 30*91f16700Schasinglulu static console_t console; 31*91f16700Schasinglulu 32*91f16700Schasinglulu /****************************************************************************** 33*91f16700Schasinglulu * On a GICv2 system, the Group 1 secure interrupts are treated as Group 0 34*91f16700Schasinglulu * interrupts. 35*91f16700Schasinglulu *****************************************************************************/ 36*91f16700Schasinglulu static const interrupt_prop_t g0_interrupt_props[] = { 37*91f16700Schasinglulu INTR_PROP_DESC(IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, 38*91f16700Schasinglulu GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 39*91f16700Schasinglulu INTR_PROP_DESC(IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, 40*91f16700Schasinglulu GICV2_INTR_GROUP0, GIC_INTR_CFG_LEVEL), 41*91f16700Schasinglulu }; 42*91f16700Schasinglulu 43*91f16700Schasinglulu /* 44*91f16700Schasinglulu * Ideally `arm_gic_data` structure definition should be a `const` but it is 45*91f16700Schasinglulu * kept as modifiable for overwriting with different GICD and GICC base when 46*91f16700Schasinglulu * running on FVP with VE memory map. 47*91f16700Schasinglulu */ 48*91f16700Schasinglulu gicv2_driver_data_t hikey_gic_data = { 49*91f16700Schasinglulu .gicd_base = PLAT_ARM_GICD_BASE, 50*91f16700Schasinglulu .gicc_base = PLAT_ARM_GICC_BASE, 51*91f16700Schasinglulu .interrupt_props = g0_interrupt_props, 52*91f16700Schasinglulu .interrupt_props_num = ARRAY_SIZE(g0_interrupt_props), 53*91f16700Schasinglulu }; 54*91f16700Schasinglulu 55*91f16700Schasinglulu static const int cci_map[] = { 56*91f16700Schasinglulu CCI400_SL_IFACE3_CLUSTER_IX, 57*91f16700Schasinglulu CCI400_SL_IFACE4_CLUSTER_IX 58*91f16700Schasinglulu }; 59*91f16700Schasinglulu 60*91f16700Schasinglulu entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 61*91f16700Schasinglulu { 62*91f16700Schasinglulu entry_point_info_t *next_image_info; 63*91f16700Schasinglulu 64*91f16700Schasinglulu next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 65*91f16700Schasinglulu 66*91f16700Schasinglulu /* None of the images on this platform can have 0x0 as the entrypoint */ 67*91f16700Schasinglulu if (next_image_info->pc) 68*91f16700Schasinglulu return next_image_info; 69*91f16700Schasinglulu return NULL; 70*91f16700Schasinglulu } 71*91f16700Schasinglulu 72*91f16700Schasinglulu void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 73*91f16700Schasinglulu u_register_t arg2, u_register_t arg3) 74*91f16700Schasinglulu { 75*91f16700Schasinglulu void *from_bl2; 76*91f16700Schasinglulu 77*91f16700Schasinglulu from_bl2 = (void *) arg0; 78*91f16700Schasinglulu 79*91f16700Schasinglulu /* Initialize the console to provide early debug support */ 80*91f16700Schasinglulu console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, 81*91f16700Schasinglulu PL011_BAUDRATE, &console); 82*91f16700Schasinglulu 83*91f16700Schasinglulu /* Initialize CCI driver */ 84*91f16700Schasinglulu cci_init(CCI400_BASE, cci_map, ARRAY_SIZE(cci_map)); 85*91f16700Schasinglulu cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr_el1())); 86*91f16700Schasinglulu 87*91f16700Schasinglulu /* 88*91f16700Schasinglulu * Check params passed from BL2 should not be NULL, 89*91f16700Schasinglulu */ 90*91f16700Schasinglulu bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 91*91f16700Schasinglulu assert(params_from_bl2 != NULL); 92*91f16700Schasinglulu assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 93*91f16700Schasinglulu assert(params_from_bl2->h.version >= VERSION_2); 94*91f16700Schasinglulu 95*91f16700Schasinglulu bl_params_node_t *bl_params = params_from_bl2->head; 96*91f16700Schasinglulu 97*91f16700Schasinglulu /* 98*91f16700Schasinglulu * Copy BL33 and BL32 (if present), entry point information. 99*91f16700Schasinglulu * They are stored in Secure RAM, in BL2's address space. 100*91f16700Schasinglulu */ 101*91f16700Schasinglulu while (bl_params) { 102*91f16700Schasinglulu if (bl_params->image_id == BL32_IMAGE_ID) 103*91f16700Schasinglulu bl32_ep_info = *bl_params->ep_info; 104*91f16700Schasinglulu 105*91f16700Schasinglulu if (bl_params->image_id == BL33_IMAGE_ID) 106*91f16700Schasinglulu bl33_ep_info = *bl_params->ep_info; 107*91f16700Schasinglulu 108*91f16700Schasinglulu bl_params = bl_params->next_params_info; 109*91f16700Schasinglulu } 110*91f16700Schasinglulu 111*91f16700Schasinglulu if (bl33_ep_info.pc == 0) 112*91f16700Schasinglulu panic(); 113*91f16700Schasinglulu } 114*91f16700Schasinglulu 115*91f16700Schasinglulu void bl31_plat_arch_setup(void) 116*91f16700Schasinglulu { 117*91f16700Schasinglulu hikey_init_mmu_el3(BL31_BASE, 118*91f16700Schasinglulu BL31_LIMIT - BL31_BASE, 119*91f16700Schasinglulu BL_CODE_BASE, 120*91f16700Schasinglulu BL_CODE_END, 121*91f16700Schasinglulu BL_COHERENT_RAM_BASE, 122*91f16700Schasinglulu BL_COHERENT_RAM_END); 123*91f16700Schasinglulu } 124*91f16700Schasinglulu 125*91f16700Schasinglulu /* Initialize EDMAC controller with non-secure mode. */ 126*91f16700Schasinglulu static void hikey_edma_init(void) 127*91f16700Schasinglulu { 128*91f16700Schasinglulu int i; 129*91f16700Schasinglulu uint32_t non_secure; 130*91f16700Schasinglulu 131*91f16700Schasinglulu non_secure = EDMAC_SEC_CTRL_INTR_SEC | EDMAC_SEC_CTRL_GLOBAL_SEC; 132*91f16700Schasinglulu mmio_write_32(EDMAC_SEC_CTRL, non_secure); 133*91f16700Schasinglulu 134*91f16700Schasinglulu for (i = 0; i < EDMAC_CHANNEL_NUMS; i++) { 135*91f16700Schasinglulu mmio_write_32(EDMAC_AXI_CONF(i), (1 << 6) | (1 << 18)); 136*91f16700Schasinglulu } 137*91f16700Schasinglulu } 138*91f16700Schasinglulu 139*91f16700Schasinglulu void bl31_platform_setup(void) 140*91f16700Schasinglulu { 141*91f16700Schasinglulu /* Initialize the GIC driver, cpu and distributor interfaces */ 142*91f16700Schasinglulu gicv2_driver_init(&hikey_gic_data); 143*91f16700Schasinglulu gicv2_distif_init(); 144*91f16700Schasinglulu gicv2_pcpu_distif_init(); 145*91f16700Schasinglulu gicv2_cpuif_enable(); 146*91f16700Schasinglulu 147*91f16700Schasinglulu hikey_edma_init(); 148*91f16700Schasinglulu 149*91f16700Schasinglulu hisi_ipc_init(); 150*91f16700Schasinglulu hisi_pwrc_setup(); 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu void bl31_plat_runtime_setup(void) 154*91f16700Schasinglulu { 155*91f16700Schasinglulu } 156