1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu #include <errno.h> 9*91f16700Schasinglulu #include <inttypes.h> 10*91f16700Schasinglulu #include <stdint.h> 11*91f16700Schasinglulu #include <string.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #include <arch_helpers.h> 14*91f16700Schasinglulu #include <bl1/tbbr/tbbr_img_desc.h> 15*91f16700Schasinglulu #include <common/bl_common.h> 16*91f16700Schasinglulu #include <common/debug.h> 17*91f16700Schasinglulu #include <drivers/arm/pl011.h> 18*91f16700Schasinglulu #include <drivers/mmc.h> 19*91f16700Schasinglulu #include <drivers/synopsys/dw_mmc.h> 20*91f16700Schasinglulu #include <lib/mmio.h> 21*91f16700Schasinglulu #include <plat/common/platform.h> 22*91f16700Schasinglulu 23*91f16700Schasinglulu #include <hi6220.h> 24*91f16700Schasinglulu #include <hikey_def.h> 25*91f16700Schasinglulu #include <hikey_layout.h> 26*91f16700Schasinglulu 27*91f16700Schasinglulu #include "hikey_private.h" 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* Data structure which holds the extents of the trusted RAM for BL1 */ 30*91f16700Schasinglulu static meminfo_t bl1_tzram_layout; 31*91f16700Schasinglulu static console_t console; 32*91f16700Schasinglulu static struct mmc_device_info mmc_info; 33*91f16700Schasinglulu 34*91f16700Schasinglulu enum { 35*91f16700Schasinglulu BOOT_NORMAL = 0, 36*91f16700Schasinglulu BOOT_USB_DOWNLOAD, 37*91f16700Schasinglulu BOOT_UART_DOWNLOAD, 38*91f16700Schasinglulu }; 39*91f16700Schasinglulu 40*91f16700Schasinglulu meminfo_t *bl1_plat_sec_mem_layout(void) 41*91f16700Schasinglulu { 42*91f16700Schasinglulu return &bl1_tzram_layout; 43*91f16700Schasinglulu } 44*91f16700Schasinglulu 45*91f16700Schasinglulu /* 46*91f16700Schasinglulu * Perform any BL1 specific platform actions. 47*91f16700Schasinglulu */ 48*91f16700Schasinglulu void bl1_early_platform_setup(void) 49*91f16700Schasinglulu { 50*91f16700Schasinglulu /* Initialize the console to provide early debug support */ 51*91f16700Schasinglulu console_pl011_register(CONSOLE_BASE, PL011_UART_CLK_IN_HZ, 52*91f16700Schasinglulu PL011_BAUDRATE, &console); 53*91f16700Schasinglulu 54*91f16700Schasinglulu /* Allow BL1 to see the whole Trusted RAM */ 55*91f16700Schasinglulu bl1_tzram_layout.total_base = BL1_RW_BASE; 56*91f16700Schasinglulu bl1_tzram_layout.total_size = BL1_RW_SIZE; 57*91f16700Schasinglulu 58*91f16700Schasinglulu INFO("BL1: 0x%lx - 0x%lx [size = %lu]\n", BL1_RAM_BASE, BL1_RAM_LIMIT, 59*91f16700Schasinglulu BL1_RAM_LIMIT - BL1_RAM_BASE); /* bl1_size */ 60*91f16700Schasinglulu } 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* 63*91f16700Schasinglulu * Perform the very early platform specific architecture setup here. At the 64*91f16700Schasinglulu * moment this only does basic initialization. Later architectural setup 65*91f16700Schasinglulu * (bl1_arch_setup()) does not do anything platform specific. 66*91f16700Schasinglulu */ 67*91f16700Schasinglulu void bl1_plat_arch_setup(void) 68*91f16700Schasinglulu { 69*91f16700Schasinglulu hikey_init_mmu_el3(bl1_tzram_layout.total_base, 70*91f16700Schasinglulu bl1_tzram_layout.total_size, 71*91f16700Schasinglulu BL1_RO_BASE, 72*91f16700Schasinglulu BL1_RO_LIMIT, 73*91f16700Schasinglulu BL_COHERENT_RAM_BASE, 74*91f16700Schasinglulu BL_COHERENT_RAM_END); 75*91f16700Schasinglulu } 76*91f16700Schasinglulu 77*91f16700Schasinglulu /* 78*91f16700Schasinglulu * Function which will perform any remaining platform-specific setup that can 79*91f16700Schasinglulu * occur after the MMU and data cache have been enabled. 80*91f16700Schasinglulu */ 81*91f16700Schasinglulu void bl1_platform_setup(void) 82*91f16700Schasinglulu { 83*91f16700Schasinglulu dw_mmc_params_t params; 84*91f16700Schasinglulu 85*91f16700Schasinglulu assert((HIKEY_BL1_MMC_DESC_BASE >= SRAM_BASE) && 86*91f16700Schasinglulu ((SRAM_BASE + SRAM_SIZE) >= 87*91f16700Schasinglulu (HIKEY_BL1_MMC_DATA_BASE + HIKEY_BL1_MMC_DATA_SIZE))); 88*91f16700Schasinglulu hikey_sp804_init(); 89*91f16700Schasinglulu hikey_gpio_init(); 90*91f16700Schasinglulu hikey_pmussi_init(); 91*91f16700Schasinglulu hikey_hi6553_init(); 92*91f16700Schasinglulu 93*91f16700Schasinglulu hikey_rtc_init(); 94*91f16700Schasinglulu 95*91f16700Schasinglulu hikey_mmc_pll_init(); 96*91f16700Schasinglulu 97*91f16700Schasinglulu memset(¶ms, 0, sizeof(dw_mmc_params_t)); 98*91f16700Schasinglulu params.reg_base = DWMMC0_BASE; 99*91f16700Schasinglulu params.desc_base = HIKEY_BL1_MMC_DESC_BASE; 100*91f16700Schasinglulu params.desc_size = 1 << 20; 101*91f16700Schasinglulu params.clk_rate = 24 * 1000 * 1000; 102*91f16700Schasinglulu params.bus_width = MMC_BUS_WIDTH_8; 103*91f16700Schasinglulu params.flags = MMC_FLAG_CMD23; 104*91f16700Schasinglulu mmc_info.mmc_dev_type = MMC_IS_EMMC; 105*91f16700Schasinglulu dw_mmc_init(¶ms, &mmc_info); 106*91f16700Schasinglulu 107*91f16700Schasinglulu hikey_io_setup(); 108*91f16700Schasinglulu } 109*91f16700Schasinglulu 110*91f16700Schasinglulu /* 111*91f16700Schasinglulu * The following function checks if Firmware update is needed, 112*91f16700Schasinglulu * by checking if TOC in FIP image is valid or not. 113*91f16700Schasinglulu */ 114*91f16700Schasinglulu unsigned int bl1_plat_get_next_image_id(void) 115*91f16700Schasinglulu { 116*91f16700Schasinglulu int32_t boot_mode; 117*91f16700Schasinglulu unsigned int ret; 118*91f16700Schasinglulu 119*91f16700Schasinglulu boot_mode = mmio_read_32(ONCHIPROM_PARAM_BASE); 120*91f16700Schasinglulu switch (boot_mode) { 121*91f16700Schasinglulu case BOOT_USB_DOWNLOAD: 122*91f16700Schasinglulu case BOOT_UART_DOWNLOAD: 123*91f16700Schasinglulu ret = NS_BL1U_IMAGE_ID; 124*91f16700Schasinglulu break; 125*91f16700Schasinglulu default: 126*91f16700Schasinglulu WARN("Invalid boot mode is found:%d\n", boot_mode); 127*91f16700Schasinglulu panic(); 128*91f16700Schasinglulu } 129*91f16700Schasinglulu return ret; 130*91f16700Schasinglulu } 131*91f16700Schasinglulu 132*91f16700Schasinglulu image_desc_t *bl1_plat_get_image_desc(unsigned int image_id) 133*91f16700Schasinglulu { 134*91f16700Schasinglulu unsigned int index = 0; 135*91f16700Schasinglulu 136*91f16700Schasinglulu while (bl1_tbbr_image_descs[index].image_id != INVALID_IMAGE_ID) { 137*91f16700Schasinglulu if (bl1_tbbr_image_descs[index].image_id == image_id) 138*91f16700Schasinglulu return &bl1_tbbr_image_descs[index]; 139*91f16700Schasinglulu 140*91f16700Schasinglulu index++; 141*91f16700Schasinglulu } 142*91f16700Schasinglulu 143*91f16700Schasinglulu return NULL; 144*91f16700Schasinglulu } 145*91f16700Schasinglulu 146*91f16700Schasinglulu void bl1_plat_set_ep_info(unsigned int image_id, 147*91f16700Schasinglulu entry_point_info_t *ep_info) 148*91f16700Schasinglulu { 149*91f16700Schasinglulu uint64_t data = 0; 150*91f16700Schasinglulu 151*91f16700Schasinglulu if (image_id == BL2_IMAGE_ID) 152*91f16700Schasinglulu panic(); 153*91f16700Schasinglulu inv_dcache_range(NS_BL1U_BASE, NS_BL1U_SIZE); 154*91f16700Schasinglulu __asm__ volatile ("mrs %0, cpacr_el1" : "=r"(data)); 155*91f16700Schasinglulu do { 156*91f16700Schasinglulu data |= 3 << 20; 157*91f16700Schasinglulu __asm__ volatile ("msr cpacr_el1, %0" : : "r"(data)); 158*91f16700Schasinglulu __asm__ volatile ("mrs %0, cpacr_el1" : "=r"(data)); 159*91f16700Schasinglulu } while ((data & (3 << 20)) != (3 << 20)); 160*91f16700Schasinglulu INFO("cpacr_el1:0x%" PRIx64 "\n", data); 161*91f16700Schasinglulu 162*91f16700Schasinglulu ep_info->args.arg0 = 0xffff & read_mpidr(); 163*91f16700Schasinglulu ep_info->spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, 164*91f16700Schasinglulu DISABLE_ALL_EXCEPTIONS); 165*91f16700Schasinglulu } 166