1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <drivers/arm/gicv3.h> 8*91f16700Schasinglulu #include <plat/common/platform.h> 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <platform_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu /* The GICv3 driver only needs to be initialized in EL3 */ 13*91f16700Schasinglulu static uintptr_t brcm_rdistif_base_addrs[PLATFORM_CORE_COUNT]; 14*91f16700Schasinglulu 15*91f16700Schasinglulu static const interrupt_prop_t brcm_interrupt_props[] = { 16*91f16700Schasinglulu /* G1S interrupts */ 17*91f16700Schasinglulu PLAT_BRCM_G1S_IRQ_PROPS(INTR_GROUP1S), 18*91f16700Schasinglulu /* G0 interrupts */ 19*91f16700Schasinglulu PLAT_BRCM_G0_IRQ_PROPS(INTR_GROUP0) 20*91f16700Schasinglulu }; 21*91f16700Schasinglulu 22*91f16700Schasinglulu /* 23*91f16700Schasinglulu * MPIDR hashing function for translating MPIDRs read from GICR_TYPER register 24*91f16700Schasinglulu * to core position. 25*91f16700Schasinglulu * 26*91f16700Schasinglulu * Calculating core position is dependent on MPIDR_EL1.MT bit. However, affinity 27*91f16700Schasinglulu * values read from GICR_TYPER don't have an MT field. To reuse the same 28*91f16700Schasinglulu * translation used for CPUs, we insert MT bit read from the PE's MPIDR into 29*91f16700Schasinglulu * that read from GICR_TYPER. 30*91f16700Schasinglulu * 31*91f16700Schasinglulu * Assumptions: 32*91f16700Schasinglulu * 33*91f16700Schasinglulu * - All CPUs implemented in the system have MPIDR_EL1.MT bit set; 34*91f16700Schasinglulu * - No CPUs implemented in the system use affinity level 3. 35*91f16700Schasinglulu */ 36*91f16700Schasinglulu static unsigned int brcm_gicv3_mpidr_hash(u_register_t mpidr) 37*91f16700Schasinglulu { 38*91f16700Schasinglulu mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK); 39*91f16700Schasinglulu return plat_core_pos_by_mpidr(mpidr); 40*91f16700Schasinglulu } 41*91f16700Schasinglulu 42*91f16700Schasinglulu static const gicv3_driver_data_t brcm_gic_data = { 43*91f16700Schasinglulu .gicd_base = PLAT_BRCM_GICD_BASE, 44*91f16700Schasinglulu .gicr_base = PLAT_BRCM_GICR_BASE, 45*91f16700Schasinglulu .interrupt_props = brcm_interrupt_props, 46*91f16700Schasinglulu .interrupt_props_num = ARRAY_SIZE(brcm_interrupt_props), 47*91f16700Schasinglulu .rdistif_num = PLATFORM_CORE_COUNT, 48*91f16700Schasinglulu .rdistif_base_addrs = brcm_rdistif_base_addrs, 49*91f16700Schasinglulu .mpidr_to_core_pos = brcm_gicv3_mpidr_hash 50*91f16700Schasinglulu }; 51*91f16700Schasinglulu 52*91f16700Schasinglulu void plat_brcm_gic_driver_init(void) 53*91f16700Schasinglulu { 54*91f16700Schasinglulu /* TODO Check if this is required to be initialized here 55*91f16700Schasinglulu * after getting initialized in EL3, should we re-init this here 56*91f16700Schasinglulu * in S-EL1 57*91f16700Schasinglulu */ 58*91f16700Schasinglulu gicv3_driver_init(&brcm_gic_data); 59*91f16700Schasinglulu } 60*91f16700Schasinglulu 61*91f16700Schasinglulu void plat_brcm_gic_init(void) 62*91f16700Schasinglulu { 63*91f16700Schasinglulu gicv3_distif_init(); 64*91f16700Schasinglulu gicv3_rdistif_init(plat_my_core_pos()); 65*91f16700Schasinglulu gicv3_cpuif_enable(plat_my_core_pos()); 66*91f16700Schasinglulu } 67*91f16700Schasinglulu 68*91f16700Schasinglulu void plat_brcm_gic_cpuif_enable(void) 69*91f16700Schasinglulu { 70*91f16700Schasinglulu gicv3_cpuif_enable(plat_my_core_pos()); 71*91f16700Schasinglulu } 72*91f16700Schasinglulu 73*91f16700Schasinglulu void plat_brcm_gic_cpuif_disable(void) 74*91f16700Schasinglulu { 75*91f16700Schasinglulu gicv3_cpuif_disable(plat_my_core_pos()); 76*91f16700Schasinglulu } 77*91f16700Schasinglulu 78*91f16700Schasinglulu void plat_brcm_gic_pcpu_init(void) 79*91f16700Schasinglulu { 80*91f16700Schasinglulu gicv3_rdistif_init(plat_my_core_pos()); 81*91f16700Schasinglulu } 82*91f16700Schasinglulu 83*91f16700Schasinglulu void plat_brcm_gic_redistif_on(void) 84*91f16700Schasinglulu { 85*91f16700Schasinglulu gicv3_rdistif_on(plat_my_core_pos()); 86*91f16700Schasinglulu } 87*91f16700Schasinglulu 88*91f16700Schasinglulu void plat_brcm_gic_redistif_off(void) 89*91f16700Schasinglulu { 90*91f16700Schasinglulu gicv3_rdistif_off(plat_my_core_pos()); 91*91f16700Schasinglulu } 92