1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016 - 2020, Broadcom 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <common/debug.h> 8*91f16700Schasinglulu #include <drivers/delay_timer.h> 9*91f16700Schasinglulu #include <lib/mmio.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <dmu.h> 12*91f16700Schasinglulu #include <ihost_pm.h> 13*91f16700Schasinglulu #include <platform_def.h> 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST1 2 16*91f16700Schasinglulu #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST2 1 17*91f16700Schasinglulu #define CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST3 0 18*91f16700Schasinglulu #define CDRU_MISC_RESET_CONTROL__CDRU_IH1_RESET 9 19*91f16700Schasinglulu #define CDRU_MISC_RESET_CONTROL__CDRU_IH2_RESET 8 20*91f16700Schasinglulu #define CDRU_MISC_RESET_CONTROL__CDRU_IH3_RESET 7 21*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0 0x480 22*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1 0x484 23*91f16700Schasinglulu #define A72_CRM_DOMAIN_4_CONTROL 0x810 24*91f16700Schasinglulu #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_DFT 3 25*91f16700Schasinglulu #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_MEM 6 26*91f16700Schasinglulu #define A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_I_O 0 27*91f16700Schasinglulu #define A72_CRM_SUBSYSTEM_MEMORY_CONTROL_3 0xB4C 28*91f16700Schasinglulu #define MEMORY_PDA_HI_SHIFT 0x0 29*91f16700Schasinglulu #define A72_CRM_PLL_PWR_ON 0x70 30*91f16700Schasinglulu #define A72_CRM_PLL_PWR_ON__PLL0_ISO_PLLOUT 4 31*91f16700Schasinglulu #define A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO 1 32*91f16700Schasinglulu #define A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL 0 33*91f16700Schasinglulu #define A72_CRM_SUBSYSTEM_MEMORY_CONTROL_2 0xB48 34*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_STATUS 0x8c 35*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_STATUS__PLL0_LOCK_LOST_STATUS 8 36*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_STATUS__PLL0_LOCK_STATUS 9 37*91f16700Schasinglulu #define A72_CRM_INTERRUPT_ENABLE 0x4 38*91f16700Schasinglulu #define A72_CRM_INTERRUPT_ENABLE__PLL0_INT_ENABLE 4 39*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_ENABLE 0x88 40*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_ENABLE__PLL0_LOCK_STATUS_INT_ENB 9 41*91f16700Schasinglulu #define A72_CRM_PLL_INTERRUPT_ENABLE__PLL0_LOCK_LOST_STATUS_INT_ENB 8 42*91f16700Schasinglulu #define A72_CRM_PLL0_CFG0_CTRL 0x120 43*91f16700Schasinglulu #define A72_CRM_PLL0_CFG1_CTRL 0x124 44*91f16700Schasinglulu #define A72_CRM_PLL0_CFG2_CTRL 0x128 45*91f16700Schasinglulu #define A72_CRM_PLL0_CFG3_CTRL 0x12C 46*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_DBGCTRL__DBGROMADDRV 0 47*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_DBGCTRL 0xD50 48*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_DBGROM_LO 0xD54 49*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_DBGROM_HI 0xD58 50*91f16700Schasinglulu #define A72_CRM_SUBSYSTEM_CONFIG_1__DBGL1RSTDISABLE 2 51*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN 0 52*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN 1 53*91f16700Schasinglulu #define A72_CRM_AXI_CLK_DESC 0x304 54*91f16700Schasinglulu #define A72_CRM_ACP_CLK_DESC 0x308 55*91f16700Schasinglulu #define A72_CRM_ATB_CLK_DESC 0x30C 56*91f16700Schasinglulu #define A72_CRM_PCLKDBG_DESC 0x310 57*91f16700Schasinglulu #define A72_CRM_CLOCK_MODE_CONTROL 0x40 58*91f16700Schasinglulu #define A72_CRM_CLOCK_MODE_CONTROL__CLK_CHANGE_TRIGGER 0 59*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0 0x200 60*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0__ARM_HW_SW_ENABLE_SEL 0 61*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0__AXI_HW_SW_ENABLE_SEL 2 62*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0__ACP_HW_SW_ENABLE_SEL 4 63*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0__ATB_HW_SW_ENABLE_SEL 6 64*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_0__PCLKDBG_HW_SW_ENA_SEL 8 65*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_1 0x204 66*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_1__TMON_HW_SW_ENABLE_SEL 6 67*91f16700Schasinglulu #define A72_CRM_CLOCK_CONTROL_1__APB_HW_SW_ENABLE_SEL 8 68*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN 0 69*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN 1 70*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__AXI_SOFTRESETN 9 71*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__ACP_SOFTRESETN 10 72*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__ATB_SOFTRESETN 11 73*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__PCLKDBG_SOFTRESETN 12 74*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__TMON_SOFTRESETN 15 75*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__L2_SOFTRESETN 3 76*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1__APB_SOFTRESETN 8 77*91f16700Schasinglulu 78*91f16700Schasinglulu /* core related regs */ 79*91f16700Schasinglulu #define A72_CRM_DOMAIN_0_CONTROL 0x800 80*91f16700Schasinglulu #define A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_MEM 0x6 81*91f16700Schasinglulu #define A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_I_O 0x0 82*91f16700Schasinglulu #define A72_CRM_DOMAIN_1_CONTROL 0x804 83*91f16700Schasinglulu #define A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_MEM 0x6 84*91f16700Schasinglulu #define A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_I_O 0x0 85*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA0_LO 0xD10 86*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA0_MID 0xD14 87*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA0_HI 0xD18 88*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA1_LO 0xD20 89*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA1_MID 0xD24 90*91f16700Schasinglulu #define A72_CRM_CORE_CONFIG_RVBA1_HI 0xD28 91*91f16700Schasinglulu #define A72_CRM_SUBSYSTEM_CONFIG_0 0xC80 92*91f16700Schasinglulu #define A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT 4 93*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__COREPOR0_SOFTRESETN 4 94*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_0__COREPOR1_SOFTRESETN 5 95*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1__CORE0_SOFTRESETN 0 96*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1__DEBUG0_SOFTRESETN 4 97*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1__CORE1_SOFTRESETN 1 98*91f16700Schasinglulu #define A72_CRM_SOFTRESETN_1__DEBUG1_SOFTRESETN 5 99*91f16700Schasinglulu 100*91f16700Schasinglulu #define SPROC_MEMORY_BISR 0 101*91f16700Schasinglulu 102*91f16700Schasinglulu static int cluster_power_status[PLAT_BRCM_CLUSTER_COUNT] = {CLUSTER_POWER_ON, 103*91f16700Schasinglulu CLUSTER_POWER_OFF, 104*91f16700Schasinglulu CLUSTER_POWER_OFF, 105*91f16700Schasinglulu CLUSTER_POWER_OFF}; 106*91f16700Schasinglulu 107*91f16700Schasinglulu void ihost_power_on_cluster(u_register_t mpidr) 108*91f16700Schasinglulu { 109*91f16700Schasinglulu uint32_t rst, d2xs; 110*91f16700Schasinglulu uint32_t cluster_id; 111*91f16700Schasinglulu uint32_t ihost_base; 112*91f16700Schasinglulu #if SPROC_MEMORY_BISR 113*91f16700Schasinglulu uint32_t bisr, cnt; 114*91f16700Schasinglulu #endif 115*91f16700Schasinglulu cluster_id = MPIDR_AFFLVL1_VAL(mpidr); 116*91f16700Schasinglulu uint32_t cluster0_freq_sel; 117*91f16700Schasinglulu 118*91f16700Schasinglulu if (cluster_power_status[cluster_id] == CLUSTER_POWER_ON) 119*91f16700Schasinglulu return; 120*91f16700Schasinglulu 121*91f16700Schasinglulu cluster_power_status[cluster_id] = CLUSTER_POWER_ON; 122*91f16700Schasinglulu INFO("enabling Cluster #%u\n", cluster_id); 123*91f16700Schasinglulu 124*91f16700Schasinglulu switch (cluster_id) { 125*91f16700Schasinglulu case 1: 126*91f16700Schasinglulu rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH1_RESET); 127*91f16700Schasinglulu d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST1); 128*91f16700Schasinglulu #if SPROC_MEMORY_BISR 129*91f16700Schasinglulu bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST1; 130*91f16700Schasinglulu #endif 131*91f16700Schasinglulu break; 132*91f16700Schasinglulu case 2: 133*91f16700Schasinglulu rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH2_RESET); 134*91f16700Schasinglulu d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST2); 135*91f16700Schasinglulu #if SPROC_MEMORY_BISR 136*91f16700Schasinglulu bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST2; 137*91f16700Schasinglulu #endif 138*91f16700Schasinglulu break; 139*91f16700Schasinglulu case 3: 140*91f16700Schasinglulu rst = (1 << CDRU_MISC_RESET_CONTROL__CDRU_IH3_RESET); 141*91f16700Schasinglulu d2xs = (1 << CDRU_CCN_REGISTER_CONTROL_1__D2XS_PD_IHOST3); 142*91f16700Schasinglulu #if SPROC_MEMORY_BISR 143*91f16700Schasinglulu bisr = CRMU_BISR_PDG_MASK__CRMU_BISR_IHOST3; 144*91f16700Schasinglulu #endif 145*91f16700Schasinglulu break; 146*91f16700Schasinglulu default: 147*91f16700Schasinglulu ERROR("Invalid cluster :%u\n", cluster_id); 148*91f16700Schasinglulu return; 149*91f16700Schasinglulu } 150*91f16700Schasinglulu 151*91f16700Schasinglulu /* Releasing ihost resets */ 152*91f16700Schasinglulu mmio_setbits_32(CDRU_MISC_RESET_CONTROL, rst); 153*91f16700Schasinglulu 154*91f16700Schasinglulu /* calculate cluster/ihost base address */ 155*91f16700Schasinglulu ihost_base = IHOST0_BASE + cluster_id * IHOST_ADDR_SPACE; 156*91f16700Schasinglulu 157*91f16700Schasinglulu /* Remove Cluster IO isolation */ 158*91f16700Schasinglulu mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_4_CONTROL, 159*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_I_O), 160*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_DFT) | 161*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_4_CONTROL__DOMAIN_4_ISO_MEM)); 162*91f16700Schasinglulu 163*91f16700Schasinglulu /* 164*91f16700Schasinglulu * Since BISR sequence requires that all cores of cluster should 165*91f16700Schasinglulu * have removed I/O isolation hence doing same here. 166*91f16700Schasinglulu */ 167*91f16700Schasinglulu /* Remove core0 memory IO isolations */ 168*91f16700Schasinglulu mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_0_CONTROL, 169*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_I_O), 170*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_0_CONTROL__DOMAIN_0_ISO_MEM)); 171*91f16700Schasinglulu 172*91f16700Schasinglulu /* Remove core1 memory IO isolations */ 173*91f16700Schasinglulu mmio_clrsetbits_32(ihost_base + A72_CRM_DOMAIN_1_CONTROL, 174*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_I_O), 175*91f16700Schasinglulu (1 << A72_CRM_DOMAIN_1_CONTROL__DOMAIN_1_ISO_MEM)); 176*91f16700Schasinglulu 177*91f16700Schasinglulu #if SPROC_MEMORY_BISR 178*91f16700Schasinglulu mmio_setbits_32(CRMU_BISR_PDG_MASK, (1 << bisr)); 179*91f16700Schasinglulu 180*91f16700Schasinglulu if (!(mmio_read_32(CDRU_CHIP_STRAP_DATA_LSW) & 181*91f16700Schasinglulu (1 << CDRU_CHIP_STRAP_DATA_LSW__BISR_BYPASS_MODE))) { 182*91f16700Schasinglulu /* BISR completion would take max 2 usec */ 183*91f16700Schasinglulu cnt = 0; 184*91f16700Schasinglulu while (cnt < 2) { 185*91f16700Schasinglulu udelay(1); 186*91f16700Schasinglulu if (mmio_read_32(CRMU_CHIP_OTPC_STATUS) & 187*91f16700Schasinglulu (1 << CRMU_CHIP_OTPC_STATUS__OTP_BISR_LOAD_DONE)) 188*91f16700Schasinglulu break; 189*91f16700Schasinglulu cnt++; 190*91f16700Schasinglulu } 191*91f16700Schasinglulu } 192*91f16700Schasinglulu 193*91f16700Schasinglulu /* if BISR is not completed, need to be checked with ASIC team */ 194*91f16700Schasinglulu if (((mmio_read_32(CRMU_CHIP_OTPC_STATUS)) & 195*91f16700Schasinglulu (1 << CRMU_CHIP_OTPC_STATUS__OTP_BISR_LOAD_DONE)) == 0) { 196*91f16700Schasinglulu WARN("BISR did not completed and need to be addressed\n"); 197*91f16700Schasinglulu } 198*91f16700Schasinglulu #endif 199*91f16700Schasinglulu 200*91f16700Schasinglulu /* PLL Power up. supply is already on. Turn on PLL LDO/PWR */ 201*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL_PWR_ON, 202*91f16700Schasinglulu (1 << A72_CRM_PLL_PWR_ON__PLL0_ISO_PLLOUT) | 203*91f16700Schasinglulu (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO) | 204*91f16700Schasinglulu (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL)); 205*91f16700Schasinglulu 206*91f16700Schasinglulu /* 1us in spec; Doubling it to be safe*/ 207*91f16700Schasinglulu udelay(2); 208*91f16700Schasinglulu 209*91f16700Schasinglulu /* Remove PLL output ISO */ 210*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL_PWR_ON, 211*91f16700Schasinglulu (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_LDO) | 212*91f16700Schasinglulu (1 << A72_CRM_PLL_PWR_ON__PLL0_PWRON_PLL)); 213*91f16700Schasinglulu 214*91f16700Schasinglulu /* 215*91f16700Schasinglulu * PLL0 Configuration Control Register 216*91f16700Schasinglulu * these 4 registers drive the i_pll_ctrl[63:0] input of pll 217*91f16700Schasinglulu * (16b per register). 218*91f16700Schasinglulu * the values are derived from the spec (sections 8 and 10). 219*91f16700Schasinglulu */ 220*91f16700Schasinglulu 221*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL0_CFG0_CTRL, 0x00000000); 222*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL0_CFG1_CTRL, 0x00008400); 223*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL0_CFG2_CTRL, 0x00000001); 224*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PLL0_CFG3_CTRL, 0x00000000); 225*91f16700Schasinglulu 226*91f16700Schasinglulu /* Read the freq_sel from cluster 0, which is up already */ 227*91f16700Schasinglulu cluster0_freq_sel = bcm_get_ihost_pll_freq(0); 228*91f16700Schasinglulu bcm_set_ihost_pll_freq(cluster_id, cluster0_freq_sel); 229*91f16700Schasinglulu 230*91f16700Schasinglulu udelay(1); 231*91f16700Schasinglulu 232*91f16700Schasinglulu /* Release clock source reset */ 233*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0, 234*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN) | 235*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN)); 236*91f16700Schasinglulu 237*91f16700Schasinglulu udelay(1); 238*91f16700Schasinglulu 239*91f16700Schasinglulu /* 240*91f16700Schasinglulu * Integer division for clks (divider value = n+1). 241*91f16700Schasinglulu * These are the divisor of ARM PLL clock frequecy. 242*91f16700Schasinglulu */ 243*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_AXI_CLK_DESC, 0x00000001); 244*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_ACP_CLK_DESC, 0x00000001); 245*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_ATB_CLK_DESC, 0x00000004); 246*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_PCLKDBG_DESC, 0x0000000b); 247*91f16700Schasinglulu 248*91f16700Schasinglulu /* 249*91f16700Schasinglulu * clock change trigger - must set to take effect after clock 250*91f16700Schasinglulu * source change 251*91f16700Schasinglulu */ 252*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_CLOCK_MODE_CONTROL, 253*91f16700Schasinglulu (1 << A72_CRM_CLOCK_MODE_CONTROL__CLK_CHANGE_TRIGGER)); 254*91f16700Schasinglulu 255*91f16700Schasinglulu /* turn on functional clocks */ 256*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_CLOCK_CONTROL_0, 257*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_0__ARM_HW_SW_ENABLE_SEL) | 258*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_0__AXI_HW_SW_ENABLE_SEL) | 259*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_0__ACP_HW_SW_ENABLE_SEL) | 260*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_0__ATB_HW_SW_ENABLE_SEL) | 261*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_0__PCLKDBG_HW_SW_ENA_SEL)); 262*91f16700Schasinglulu 263*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_CLOCK_CONTROL_1, 264*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_1__TMON_HW_SW_ENABLE_SEL) | 265*91f16700Schasinglulu (3 << A72_CRM_CLOCK_CONTROL_1__APB_HW_SW_ENABLE_SEL)); 266*91f16700Schasinglulu 267*91f16700Schasinglulu /* Program D2XS Power Down Registers */ 268*91f16700Schasinglulu mmio_setbits_32(CDRU_CCN_REGISTER_CONTROL_1, d2xs); 269*91f16700Schasinglulu 270*91f16700Schasinglulu /* Program Core Config Debug ROM Address Registers */ 271*91f16700Schasinglulu /* mark valid for Debug ROM base address */ 272*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGCTRL, 273*91f16700Schasinglulu (1 << A72_CRM_CORE_CONFIG_DBGCTRL__DBGROMADDRV)); 274*91f16700Schasinglulu 275*91f16700Schasinglulu /* Program Lo and HI address of coresight DBG rom address */ 276*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGROM_LO, 277*91f16700Schasinglulu (CORESIGHT_BASE_ADDR >> 12) & 0xffff); 278*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_DBGROM_HI, 279*91f16700Schasinglulu (CORESIGHT_BASE_ADDR >> 28) & 0xffff); 280*91f16700Schasinglulu 281*91f16700Schasinglulu /* 282*91f16700Schasinglulu * Release soft resets of different components. 283*91f16700Schasinglulu * Order: Bus clocks --> PERIPH --> L2 --> cores 284*91f16700Schasinglulu */ 285*91f16700Schasinglulu 286*91f16700Schasinglulu /* Bus clocks soft resets */ 287*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0, 288*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__CRYSTAL26_SOFTRESETN) | 289*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__CRM_PLL0_SOFTRESETN) | 290*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__AXI_SOFTRESETN) | 291*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__ACP_SOFTRESETN) | 292*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__ATB_SOFTRESETN) | 293*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__PCLKDBG_SOFTRESETN)); 294*91f16700Schasinglulu 295*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_1, 296*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_1__APB_SOFTRESETN)); 297*91f16700Schasinglulu 298*91f16700Schasinglulu /* Periph component softreset */ 299*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0, 300*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__TMON_SOFTRESETN)); 301*91f16700Schasinglulu 302*91f16700Schasinglulu /* L2 softreset */ 303*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0, 304*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__L2_SOFTRESETN)); 305*91f16700Schasinglulu 306*91f16700Schasinglulu /* Enable and program Satellite timer */ 307*91f16700Schasinglulu ihost_enable_satellite_timer(cluster_id); 308*91f16700Schasinglulu } 309*91f16700Schasinglulu 310*91f16700Schasinglulu void ihost_power_on_secondary_core(u_register_t mpidr, uint64_t rvbar) 311*91f16700Schasinglulu { 312*91f16700Schasinglulu uint32_t ihost_base; 313*91f16700Schasinglulu uint32_t coreid = MPIDR_AFFLVL0_VAL(mpidr); 314*91f16700Schasinglulu uint32_t cluster_id = MPIDR_AFFLVL1_VAL(mpidr); 315*91f16700Schasinglulu 316*91f16700Schasinglulu ihost_base = IHOST0_BASE + cluster_id * IHOST_ADDR_SPACE; 317*91f16700Schasinglulu INFO("programming core #%u\n", coreid); 318*91f16700Schasinglulu 319*91f16700Schasinglulu if (coreid) { 320*91f16700Schasinglulu /* program the entry point for core1 */ 321*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_LO, 322*91f16700Schasinglulu rvbar & 0xFFFF); 323*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_MID, 324*91f16700Schasinglulu (rvbar >> 16) & 0xFFFF); 325*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA1_HI, 326*91f16700Schasinglulu (rvbar >> 32) & 0xFFFF); 327*91f16700Schasinglulu } else { 328*91f16700Schasinglulu /* program the entry point for core */ 329*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_LO, 330*91f16700Schasinglulu rvbar & 0xFFFF); 331*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_MID, 332*91f16700Schasinglulu (rvbar >> 16) & 0xFFFF); 333*91f16700Schasinglulu mmio_write_32(ihost_base + A72_CRM_CORE_CONFIG_RVBA0_HI, 334*91f16700Schasinglulu (rvbar >> 32) & 0xFFFF); 335*91f16700Schasinglulu } 336*91f16700Schasinglulu 337*91f16700Schasinglulu /* Tell debug logic which processor is up */ 338*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SUBSYSTEM_CONFIG_0, 339*91f16700Schasinglulu (coreid ? 340*91f16700Schasinglulu (2 << A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT) : 341*91f16700Schasinglulu (1 << A72_CRM_SUBSYSTEM_CONFIG_0__DBGPWRDUP_CFG_SHIFT))); 342*91f16700Schasinglulu 343*91f16700Schasinglulu /* releasing soft resets for IHOST core */ 344*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_0, 345*91f16700Schasinglulu (coreid ? 346*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__COREPOR1_SOFTRESETN) : 347*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_0__COREPOR0_SOFTRESETN))); 348*91f16700Schasinglulu 349*91f16700Schasinglulu mmio_setbits_32(ihost_base + A72_CRM_SOFTRESETN_1, 350*91f16700Schasinglulu (coreid ? 351*91f16700Schasinglulu ((1 << A72_CRM_SOFTRESETN_1__CORE1_SOFTRESETN) | 352*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_1__DEBUG1_SOFTRESETN)) : 353*91f16700Schasinglulu ((1 << A72_CRM_SOFTRESETN_1__CORE0_SOFTRESETN) | 354*91f16700Schasinglulu (1 << A72_CRM_SOFTRESETN_1__DEBUG0_SOFTRESETN)))); 355*91f16700Schasinglulu } 356