xref: /arm-trusted-firmware/plat/arm/css/sgi/sgi_plat_v2.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021-2023, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <assert.h>
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <platform_def.h>
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h>
12*91f16700Schasinglulu #include <plat/common/platform.h>
13*91f16700Schasinglulu #include <drivers/arm/sbsa.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #if SPM_MM
16*91f16700Schasinglulu #include <services/spm_mm_partition.h>
17*91f16700Schasinglulu #endif
18*91f16700Schasinglulu 
19*91f16700Schasinglulu /*
20*91f16700Schasinglulu  * Table of regions for different BL stages to map using the MMU.
21*91f16700Schasinglulu  */
22*91f16700Schasinglulu #if IMAGE_BL1
23*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = {
24*91f16700Schasinglulu 	ARM_MAP_SHARED_RAM,
25*91f16700Schasinglulu 	SGI_MAP_FLASH0_RO,
26*91f16700Schasinglulu 	CSS_SGI_MAP_DEVICE,
27*91f16700Schasinglulu 	SOC_PLATFORM_PERIPH_MAP_DEVICE,
28*91f16700Schasinglulu 	SOC_SYSTEM_PERIPH_MAP_DEVICE,
29*91f16700Schasinglulu 	{0}
30*91f16700Schasinglulu };
31*91f16700Schasinglulu #endif
32*91f16700Schasinglulu 
33*91f16700Schasinglulu #if IMAGE_BL2
34*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = {
35*91f16700Schasinglulu 	ARM_MAP_SHARED_RAM,
36*91f16700Schasinglulu 	SGI_MAP_FLASH0_RO,
37*91f16700Schasinglulu #ifdef PLAT_ARM_MEM_PROT_ADDR
38*91f16700Schasinglulu 	ARM_V2M_MAP_MEM_PROTECT,
39*91f16700Schasinglulu #endif
40*91f16700Schasinglulu 	CSS_SGI_MAP_DEVICE,
41*91f16700Schasinglulu 	SOC_MEMCNTRL_MAP_DEVICE,
42*91f16700Schasinglulu 	SOC_PLATFORM_PERIPH_MAP_DEVICE,
43*91f16700Schasinglulu 	SOC_SYSTEM_PERIPH_MAP_DEVICE,
44*91f16700Schasinglulu 	ARM_MAP_NS_DRAM1,
45*91f16700Schasinglulu #if CSS_SGI_CHIP_COUNT > 1
46*91f16700Schasinglulu 	SOC_MEMCNTRL_MAP_DEVICE_REMOTE_CHIP(1),
47*91f16700Schasinglulu #endif
48*91f16700Schasinglulu #if CSS_SGI_CHIP_COUNT > 2
49*91f16700Schasinglulu 	SOC_MEMCNTRL_MAP_DEVICE_REMOTE_CHIP(2),
50*91f16700Schasinglulu #endif
51*91f16700Schasinglulu #if CSS_SGI_CHIP_COUNT > 3
52*91f16700Schasinglulu 	SOC_MEMCNTRL_MAP_DEVICE_REMOTE_CHIP(3),
53*91f16700Schasinglulu #endif
54*91f16700Schasinglulu #if ARM_BL31_IN_DRAM
55*91f16700Schasinglulu 	ARM_MAP_BL31_SEC_DRAM,
56*91f16700Schasinglulu #endif
57*91f16700Schasinglulu #if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
58*91f16700Schasinglulu 	ARM_SP_IMAGE_MMAP,
59*91f16700Schasinglulu #endif
60*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT && !RESET_TO_BL2
61*91f16700Schasinglulu 	ARM_MAP_BL1_RW,
62*91f16700Schasinglulu #endif
63*91f16700Schasinglulu 	{0}
64*91f16700Schasinglulu };
65*91f16700Schasinglulu #endif
66*91f16700Schasinglulu 
67*91f16700Schasinglulu #if IMAGE_BL31
68*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = {
69*91f16700Schasinglulu 	ARM_MAP_SHARED_RAM,
70*91f16700Schasinglulu #ifdef PLAT_ARM_MEM_PROT_ADDR
71*91f16700Schasinglulu 	ARM_V2M_MAP_MEM_PROTECT,
72*91f16700Schasinglulu #endif
73*91f16700Schasinglulu 	CSS_SGI_MAP_DEVICE,
74*91f16700Schasinglulu 	SOC_PLATFORM_PERIPH_MAP_DEVICE,
75*91f16700Schasinglulu 	SOC_SYSTEM_PERIPH_MAP_DEVICE,
76*91f16700Schasinglulu #if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
77*91f16700Schasinglulu 	ARM_SPM_BUF_EL3_MMAP,
78*91f16700Schasinglulu #endif
79*91f16700Schasinglulu 	{0}
80*91f16700Schasinglulu };
81*91f16700Schasinglulu 
82*91f16700Schasinglulu #if SPM_MM && defined(IMAGE_BL31)
83*91f16700Schasinglulu const mmap_region_t plat_arm_secure_partition_mmap[] = {
84*91f16700Schasinglulu 	PLAT_ARM_SECURE_MAP_SYSTEMREG,
85*91f16700Schasinglulu 	PLAT_ARM_SECURE_MAP_NOR2,
86*91f16700Schasinglulu 	SOC_PLATFORM_SECURE_UART,
87*91f16700Schasinglulu 	SOC_PLATFORM_PERIPH_MAP_DEVICE_USER,
88*91f16700Schasinglulu 	ARM_SP_IMAGE_MMAP,
89*91f16700Schasinglulu 	ARM_SP_IMAGE_NS_BUF_MMAP,
90*91f16700Schasinglulu #if ENABLE_FEAT_RAS && FFH_SUPPORT
91*91f16700Schasinglulu 	CSS_SGI_SP_CPER_BUF_MMAP,
92*91f16700Schasinglulu #endif
93*91f16700Schasinglulu 	ARM_SP_IMAGE_RW_MMAP,
94*91f16700Schasinglulu 	ARM_SPM_BUF_EL0_MMAP,
95*91f16700Schasinglulu 	{0}
96*91f16700Schasinglulu };
97*91f16700Schasinglulu #endif /* SPM_MM && defined(IMAGE_BL31) */
98*91f16700Schasinglulu #endif
99*91f16700Schasinglulu 
100*91f16700Schasinglulu ARM_CASSERT_MMAP
101*91f16700Schasinglulu 
102*91f16700Schasinglulu #if SPM_MM && defined(IMAGE_BL31)
103*91f16700Schasinglulu /*
104*91f16700Schasinglulu  * Boot information passed to a secure partition during initialisation. Linear
105*91f16700Schasinglulu  * indices in MP information will be filled at runtime.
106*91f16700Schasinglulu  */
107*91f16700Schasinglulu static spm_mm_mp_info_t sp_mp_info[] = {
108*91f16700Schasinglulu 	[0] = {0x81000000, 0},
109*91f16700Schasinglulu 	[1] = {0x81010000, 0},
110*91f16700Schasinglulu 	[2] = {0x81020000, 0},
111*91f16700Schasinglulu 	[3] = {0x81030000, 0},
112*91f16700Schasinglulu 	[4] = {0x81040000, 0},
113*91f16700Schasinglulu 	[5] = {0x81050000, 0},
114*91f16700Schasinglulu 	[6] = {0x81060000, 0},
115*91f16700Schasinglulu 	[7] = {0x81070000, 0},
116*91f16700Schasinglulu 	[8] = {0x81080000, 0},
117*91f16700Schasinglulu 	[9] = {0x81090000, 0},
118*91f16700Schasinglulu 	[10] = {0x810a0000, 0},
119*91f16700Schasinglulu 	[11] = {0x810b0000, 0},
120*91f16700Schasinglulu 	[12] = {0x810c0000, 0},
121*91f16700Schasinglulu 	[13] = {0x810d0000, 0},
122*91f16700Schasinglulu 	[14] = {0x810e0000, 0},
123*91f16700Schasinglulu 	[15] = {0x810f0000, 0},
124*91f16700Schasinglulu };
125*91f16700Schasinglulu 
126*91f16700Schasinglulu const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = {
127*91f16700Schasinglulu 	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
128*91f16700Schasinglulu 	.h.version           = VERSION_1,
129*91f16700Schasinglulu 	.h.size              = sizeof(spm_mm_boot_info_t),
130*91f16700Schasinglulu 	.h.attr              = 0,
131*91f16700Schasinglulu 	.sp_mem_base         = ARM_SP_IMAGE_BASE,
132*91f16700Schasinglulu 	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
133*91f16700Schasinglulu 	.sp_image_base       = ARM_SP_IMAGE_BASE,
134*91f16700Schasinglulu 	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
135*91f16700Schasinglulu 	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
136*91f16700Schasinglulu 	.sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE,
137*91f16700Schasinglulu 	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
138*91f16700Schasinglulu 	.sp_image_size       = ARM_SP_IMAGE_SIZE,
139*91f16700Schasinglulu 	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
140*91f16700Schasinglulu 	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
141*91f16700Schasinglulu 	.sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE,
142*91f16700Schasinglulu 	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
143*91f16700Schasinglulu 	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
144*91f16700Schasinglulu 	.num_cpus            = PLATFORM_CORE_COUNT,
145*91f16700Schasinglulu 	.mp_info             = &sp_mp_info[0],
146*91f16700Schasinglulu };
147*91f16700Schasinglulu 
148*91f16700Schasinglulu const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
149*91f16700Schasinglulu {
150*91f16700Schasinglulu 	return plat_arm_secure_partition_mmap;
151*91f16700Schasinglulu }
152*91f16700Schasinglulu 
153*91f16700Schasinglulu const struct spm_mm_boot_info *plat_get_secure_partition_boot_info(
154*91f16700Schasinglulu 		void *cookie)
155*91f16700Schasinglulu {
156*91f16700Schasinglulu 	return &plat_arm_secure_partition_boot_info;
157*91f16700Schasinglulu }
158*91f16700Schasinglulu #endif /* SPM_MM && defined(IMAGE_BL31) */
159*91f16700Schasinglulu 
160*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT
161*91f16700Schasinglulu int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
162*91f16700Schasinglulu {
163*91f16700Schasinglulu 	assert(heap_addr != NULL);
164*91f16700Schasinglulu 	assert(heap_size != NULL);
165*91f16700Schasinglulu 
166*91f16700Schasinglulu 	return arm_get_mbedtls_heap(heap_addr, heap_size);
167*91f16700Schasinglulu }
168*91f16700Schasinglulu #endif
169*91f16700Schasinglulu 
170*91f16700Schasinglulu void plat_arm_secure_wdt_start(void)
171*91f16700Schasinglulu {
172*91f16700Schasinglulu 	sbsa_wdog_start(SBSA_SECURE_WDOG_BASE, SBSA_SECURE_WDOG_TIMEOUT);
173*91f16700Schasinglulu }
174*91f16700Schasinglulu 
175*91f16700Schasinglulu void plat_arm_secure_wdt_stop(void)
176*91f16700Schasinglulu {
177*91f16700Schasinglulu 	sbsa_wdog_stop(SBSA_SECURE_WDOG_BASE);
178*91f16700Schasinglulu }
179