1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2020-2023, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <platform_def.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <plat/common/platform.h> 12*91f16700Schasinglulu #include <common/bl_common.h> 13*91f16700Schasinglulu #include <common/debug.h> 14*91f16700Schasinglulu #include <drivers/arm/ccn.h> 15*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h> 16*91f16700Schasinglulu #include <plat/common/platform.h> 17*91f16700Schasinglulu #include <drivers/arm/sbsa.h> 18*91f16700Schasinglulu 19*91f16700Schasinglulu #if SPM_MM 20*91f16700Schasinglulu #include <services/spm_mm_partition.h> 21*91f16700Schasinglulu #endif 22*91f16700Schasinglulu 23*91f16700Schasinglulu /* 24*91f16700Schasinglulu * Table of regions for different BL stages to map using the MMU. 25*91f16700Schasinglulu * This doesn't include Trusted RAM as the 'mem_layout' argument passed to 26*91f16700Schasinglulu * arm_configure_mmu_elx() will give the available subset of that. 27*91f16700Schasinglulu */ 28*91f16700Schasinglulu #if IMAGE_BL1 29*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = { 30*91f16700Schasinglulu ARM_MAP_SHARED_RAM, 31*91f16700Schasinglulu TC_FLASH0_RO, 32*91f16700Schasinglulu TC_MAP_DEVICE, 33*91f16700Schasinglulu {0} 34*91f16700Schasinglulu }; 35*91f16700Schasinglulu #endif 36*91f16700Schasinglulu #if IMAGE_BL2 37*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = { 38*91f16700Schasinglulu ARM_MAP_SHARED_RAM, 39*91f16700Schasinglulu TC_FLASH0_RO, 40*91f16700Schasinglulu TC_MAP_DEVICE, 41*91f16700Schasinglulu TC_MAP_NS_DRAM1, 42*91f16700Schasinglulu #if defined(SPD_spmd) 43*91f16700Schasinglulu TC_MAP_TZC_DRAM1, 44*91f16700Schasinglulu #endif 45*91f16700Schasinglulu #if ARM_BL31_IN_DRAM 46*91f16700Schasinglulu ARM_MAP_BL31_SEC_DRAM, 47*91f16700Schasinglulu #endif 48*91f16700Schasinglulu #if SPM_MM 49*91f16700Schasinglulu ARM_SP_IMAGE_MMAP, 50*91f16700Schasinglulu #endif 51*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT && !RESET_TO_BL2 52*91f16700Schasinglulu ARM_MAP_BL1_RW, 53*91f16700Schasinglulu #endif 54*91f16700Schasinglulu #ifdef SPD_opteed 55*91f16700Schasinglulu ARM_MAP_OPTEE_CORE_MEM, 56*91f16700Schasinglulu ARM_OPTEE_PAGEABLE_LOAD_MEM, 57*91f16700Schasinglulu #endif 58*91f16700Schasinglulu {0} 59*91f16700Schasinglulu }; 60*91f16700Schasinglulu #endif 61*91f16700Schasinglulu #if IMAGE_BL31 62*91f16700Schasinglulu const mmap_region_t plat_arm_mmap[] = { 63*91f16700Schasinglulu ARM_MAP_SHARED_RAM, 64*91f16700Schasinglulu V2M_MAP_IOFPGA, 65*91f16700Schasinglulu TC_MAP_DEVICE, 66*91f16700Schasinglulu PLAT_DTB_DRAM_NS, 67*91f16700Schasinglulu #if SPM_MM 68*91f16700Schasinglulu ARM_SPM_BUF_EL3_MMAP, 69*91f16700Schasinglulu #endif 70*91f16700Schasinglulu {0} 71*91f16700Schasinglulu }; 72*91f16700Schasinglulu 73*91f16700Schasinglulu #if SPM_MM && defined(IMAGE_BL31) 74*91f16700Schasinglulu const mmap_region_t plat_arm_secure_partition_mmap[] = { 75*91f16700Schasinglulu PLAT_ARM_SECURE_MAP_DEVICE, 76*91f16700Schasinglulu ARM_SP_IMAGE_MMAP, 77*91f16700Schasinglulu ARM_SP_IMAGE_NS_BUF_MMAP, 78*91f16700Schasinglulu ARM_SP_CPER_BUF_MMAP, 79*91f16700Schasinglulu ARM_SP_IMAGE_RW_MMAP, 80*91f16700Schasinglulu ARM_SPM_BUF_EL0_MMAP, 81*91f16700Schasinglulu {0} 82*91f16700Schasinglulu }; 83*91f16700Schasinglulu #endif /* SPM_MM && defined(IMAGE_BL31) */ 84*91f16700Schasinglulu #endif 85*91f16700Schasinglulu 86*91f16700Schasinglulu ARM_CASSERT_MMAP 87*91f16700Schasinglulu 88*91f16700Schasinglulu #if SPM_MM && defined(IMAGE_BL31) 89*91f16700Schasinglulu /* 90*91f16700Schasinglulu * Boot information passed to a secure partition during initialisation. Linear 91*91f16700Schasinglulu * indices in MP information will be filled at runtime. 92*91f16700Schasinglulu */ 93*91f16700Schasinglulu static spm_mm_mp_info_t sp_mp_info[] = { 94*91f16700Schasinglulu [0] = {0x81000000, 0}, 95*91f16700Schasinglulu [1] = {0x81000100, 0}, 96*91f16700Schasinglulu [2] = {0x81000200, 0}, 97*91f16700Schasinglulu [3] = {0x81000300, 0}, 98*91f16700Schasinglulu [4] = {0x81010000, 0}, 99*91f16700Schasinglulu [5] = {0x81010100, 0}, 100*91f16700Schasinglulu [6] = {0x81010200, 0}, 101*91f16700Schasinglulu [7] = {0x81010300, 0}, 102*91f16700Schasinglulu }; 103*91f16700Schasinglulu 104*91f16700Schasinglulu const spm_mm_boot_info_t plat_arm_secure_partition_boot_info = { 105*91f16700Schasinglulu .h.type = PARAM_SP_IMAGE_BOOT_INFO, 106*91f16700Schasinglulu .h.version = VERSION_1, 107*91f16700Schasinglulu .h.size = sizeof(spm_mm_boot_info_t), 108*91f16700Schasinglulu .h.attr = 0, 109*91f16700Schasinglulu .sp_mem_base = ARM_SP_IMAGE_BASE, 110*91f16700Schasinglulu .sp_mem_limit = ARM_SP_IMAGE_LIMIT, 111*91f16700Schasinglulu .sp_image_base = ARM_SP_IMAGE_BASE, 112*91f16700Schasinglulu .sp_stack_base = PLAT_SP_IMAGE_STACK_BASE, 113*91f16700Schasinglulu .sp_heap_base = ARM_SP_IMAGE_HEAP_BASE, 114*91f16700Schasinglulu .sp_ns_comm_buf_base = PLAT_SP_IMAGE_NS_BUF_BASE, 115*91f16700Schasinglulu .sp_shared_buf_base = PLAT_SPM_BUF_BASE, 116*91f16700Schasinglulu .sp_image_size = ARM_SP_IMAGE_SIZE, 117*91f16700Schasinglulu .sp_pcpu_stack_size = PLAT_SP_IMAGE_STACK_PCPU_SIZE, 118*91f16700Schasinglulu .sp_heap_size = ARM_SP_IMAGE_HEAP_SIZE, 119*91f16700Schasinglulu .sp_ns_comm_buf_size = PLAT_SP_IMAGE_NS_BUF_SIZE, 120*91f16700Schasinglulu .sp_shared_buf_size = PLAT_SPM_BUF_SIZE, 121*91f16700Schasinglulu .num_sp_mem_regions = ARM_SP_IMAGE_NUM_MEM_REGIONS, 122*91f16700Schasinglulu .num_cpus = PLATFORM_CORE_COUNT, 123*91f16700Schasinglulu .mp_info = &sp_mp_info[0], 124*91f16700Schasinglulu }; 125*91f16700Schasinglulu 126*91f16700Schasinglulu const struct mmap_region *plat_get_secure_partition_mmap(void *cookie) 127*91f16700Schasinglulu { 128*91f16700Schasinglulu return plat_arm_secure_partition_mmap; 129*91f16700Schasinglulu } 130*91f16700Schasinglulu 131*91f16700Schasinglulu const struct spm_mm_boot_info *plat_get_secure_partition_boot_info( 132*91f16700Schasinglulu void *cookie) 133*91f16700Schasinglulu { 134*91f16700Schasinglulu return &plat_arm_secure_partition_boot_info; 135*91f16700Schasinglulu } 136*91f16700Schasinglulu #endif /* SPM_MM && defined(IMAGE_BL31) */ 137*91f16700Schasinglulu 138*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT || MEASURED_BOOT 139*91f16700Schasinglulu int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size) 140*91f16700Schasinglulu { 141*91f16700Schasinglulu assert(heap_addr != NULL); 142*91f16700Schasinglulu assert(heap_size != NULL); 143*91f16700Schasinglulu 144*91f16700Schasinglulu return arm_get_mbedtls_heap(heap_addr, heap_size); 145*91f16700Schasinglulu } 146*91f16700Schasinglulu #endif 147*91f16700Schasinglulu 148*91f16700Schasinglulu void plat_arm_secure_wdt_start(void) 149*91f16700Schasinglulu { 150*91f16700Schasinglulu sbsa_wdog_start(SBSA_SECURE_WDOG_CONTROL_BASE, SBSA_SECURE_WDOG_TIMEOUT); 151*91f16700Schasinglulu } 152*91f16700Schasinglulu 153*91f16700Schasinglulu void plat_arm_secure_wdt_stop(void) 154*91f16700Schasinglulu { 155*91f16700Schasinglulu sbsa_wdog_stop(SBSA_SECURE_WDOG_CONTROL_BASE); 156*91f16700Schasinglulu } 157*91f16700Schasinglulu 158*91f16700Schasinglulu void plat_arm_secure_wdt_refresh(void) 159*91f16700Schasinglulu { 160*91f16700Schasinglulu sbsa_wdog_refresh(SBSA_SECURE_WDOG_REFRESH_BASE); 161*91f16700Schasinglulu } 162