xref: /arm-trusted-firmware/plat/arm/board/tc/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2020-2023, Arm Limited. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_defs.h>
12*91f16700Schasinglulu #include <plat/arm/board/common/board_css_def.h>
13*91f16700Schasinglulu #include <plat/arm/board/common/v2m_def.h>
14*91f16700Schasinglulu #include <plat/arm/common/arm_def.h>
15*91f16700Schasinglulu #include <plat/arm/common/arm_spm_def.h>
16*91f16700Schasinglulu #include <plat/arm/css/common/css_def.h>
17*91f16700Schasinglulu #include <plat/arm/soc/common/soc_css_def.h>
18*91f16700Schasinglulu #include <plat/common/common_def.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		8
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_SRAM_SIZE	0x00080000	/* 512 KB */
23*91f16700Schasinglulu 
24*91f16700Schasinglulu /*
25*91f16700Schasinglulu  * The top 16MB of ARM_DRAM1 is configured as secure access only using the TZC,
26*91f16700Schasinglulu  * its base is ARM_AP_TZC_DRAM1_BASE.
27*91f16700Schasinglulu  *
28*91f16700Schasinglulu  * Reserve 96 MB below ARM_AP_TZC_DRAM1_BASE for:
29*91f16700Schasinglulu  *   - BL32_BASE when SPD_spmd is enabled
30*91f16700Schasinglulu  *   - Region to load secure partitions
31*91f16700Schasinglulu  *
32*91f16700Schasinglulu  *
33*91f16700Schasinglulu  *  0xF900_0000  ------------------   TC_TZC_DRAM1_BASE
34*91f16700Schasinglulu  *               |                |
35*91f16700Schasinglulu  *               |      SPMC      |
36*91f16700Schasinglulu  *               |       SP       |
37*91f16700Schasinglulu  *               |     (96MB)     |
38*91f16700Schasinglulu  *  0xFF00_0000  ------------------   ARM_AP_TZC_DRAM1_BASE
39*91f16700Schasinglulu  *               |       AP       |
40*91f16700Schasinglulu  *               |   EL3 Monitor  |
41*91f16700Schasinglulu  *               |       SCP      |
42*91f16700Schasinglulu  *               |     (16MB)     |
43*91f16700Schasinglulu  *  0xFFFF_FFFF  ------------------
44*91f16700Schasinglulu  *
45*91f16700Schasinglulu  *
46*91f16700Schasinglulu  */
47*91f16700Schasinglulu #define TC_TZC_DRAM1_BASE		(ARM_AP_TZC_DRAM1_BASE -	\
48*91f16700Schasinglulu 					 TC_TZC_DRAM1_SIZE)
49*91f16700Schasinglulu #define TC_TZC_DRAM1_SIZE		96 * SZ_1M	/* 96 MB */
50*91f16700Schasinglulu #define TC_TZC_DRAM1_END		(TC_TZC_DRAM1_BASE +		\
51*91f16700Schasinglulu 					 TC_TZC_DRAM1_SIZE - 1)
52*91f16700Schasinglulu 
53*91f16700Schasinglulu #define TC_NS_DRAM1_BASE		ARM_DRAM1_BASE
54*91f16700Schasinglulu #define TC_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
55*91f16700Schasinglulu 					 ARM_TZC_DRAM1_SIZE -		\
56*91f16700Schasinglulu 					 TC_TZC_DRAM1_SIZE)
57*91f16700Schasinglulu #define TC_NS_DRAM1_END		(TC_NS_DRAM1_BASE +		\
58*91f16700Schasinglulu 					 TC_NS_DRAM1_SIZE - 1)
59*91f16700Schasinglulu 
60*91f16700Schasinglulu /*
61*91f16700Schasinglulu  * Mappings for TC DRAM1 (non-secure) and TC TZC DRAM1 (secure)
62*91f16700Schasinglulu  */
63*91f16700Schasinglulu #define TC_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
64*91f16700Schasinglulu 						TC_NS_DRAM1_BASE,	\
65*91f16700Schasinglulu 						TC_NS_DRAM1_SIZE,	\
66*91f16700Schasinglulu 						MT_MEMORY | MT_RW | MT_NS)
67*91f16700Schasinglulu 
68*91f16700Schasinglulu 
69*91f16700Schasinglulu #define TC_MAP_TZC_DRAM1		MAP_REGION_FLAT(		\
70*91f16700Schasinglulu 						TC_TZC_DRAM1_BASE,	\
71*91f16700Schasinglulu 						TC_TZC_DRAM1_SIZE,	\
72*91f16700Schasinglulu 						MT_MEMORY | MT_RW | MT_SECURE)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu #define PLAT_HW_CONFIG_DTB_BASE	ULL(0x83000000)
75*91f16700Schasinglulu #define PLAT_HW_CONFIG_DTB_SIZE	ULL(0x8000)
76*91f16700Schasinglulu 
77*91f16700Schasinglulu #define PLAT_DTB_DRAM_NS MAP_REGION_FLAT(	\
78*91f16700Schasinglulu 					PLAT_HW_CONFIG_DTB_BASE,	\
79*91f16700Schasinglulu 					PLAT_HW_CONFIG_DTB_SIZE,	\
80*91f16700Schasinglulu 					MT_MEMORY | MT_RO | MT_NS)
81*91f16700Schasinglulu /*
82*91f16700Schasinglulu  * Max size of SPMC is 2MB for tc. With SPMD enabled this value corresponds to
83*91f16700Schasinglulu  * max size of BL32 image.
84*91f16700Schasinglulu  */
85*91f16700Schasinglulu #if defined(SPD_spmd)
86*91f16700Schasinglulu #define TC_EL2SPMC_LOAD_ADDR		(TC_TZC_DRAM1_BASE + 0x04000000)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu #define PLAT_ARM_SPMC_BASE		TC_EL2SPMC_LOAD_ADDR
89*91f16700Schasinglulu #define PLAT_ARM_SPMC_SIZE		UL(0x200000)  /* 2 MB */
90*91f16700Schasinglulu #endif
91*91f16700Schasinglulu 
92*91f16700Schasinglulu /*
93*91f16700Schasinglulu  * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
94*91f16700Schasinglulu  * plat_arm_mmap array defined for each BL stage.
95*91f16700Schasinglulu  */
96*91f16700Schasinglulu #if defined(IMAGE_BL31)
97*91f16700Schasinglulu # if SPM_MM
98*91f16700Schasinglulu #  define PLAT_ARM_MMAP_ENTRIES		9
99*91f16700Schasinglulu #  define MAX_XLAT_TABLES		7
100*91f16700Schasinglulu #  define PLAT_SP_IMAGE_MMAP_REGIONS	7
101*91f16700Schasinglulu #  define PLAT_SP_IMAGE_MAX_XLAT_TABLES	10
102*91f16700Schasinglulu # else
103*91f16700Schasinglulu #  define PLAT_ARM_MMAP_ENTRIES		8
104*91f16700Schasinglulu #  define MAX_XLAT_TABLES		8
105*91f16700Schasinglulu # endif
106*91f16700Schasinglulu #elif defined(IMAGE_BL32)
107*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		8
108*91f16700Schasinglulu # define MAX_XLAT_TABLES		5
109*91f16700Schasinglulu #elif !USE_ROMLIB
110*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		11
111*91f16700Schasinglulu # define MAX_XLAT_TABLES		7
112*91f16700Schasinglulu #else
113*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		12
114*91f16700Schasinglulu # define MAX_XLAT_TABLES		6
115*91f16700Schasinglulu #endif
116*91f16700Schasinglulu 
117*91f16700Schasinglulu /*
118*91f16700Schasinglulu  * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
119*91f16700Schasinglulu  * plus a little space for growth.
120*91f16700Schasinglulu  */
121*91f16700Schasinglulu #define PLAT_ARM_MAX_BL1_RW_SIZE	0x12000
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /*
124*91f16700Schasinglulu  * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
125*91f16700Schasinglulu  */
126*91f16700Schasinglulu 
127*91f16700Schasinglulu #if USE_ROMLIB
128*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	0x1000
129*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RO_SIZE	0xe000
130*91f16700Schasinglulu #else
131*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	0
132*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RO_SIZE	0
133*91f16700Schasinglulu #endif
134*91f16700Schasinglulu 
135*91f16700Schasinglulu /*
136*91f16700Schasinglulu  * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
137*91f16700Schasinglulu  * little space for growth. Current size is considering that TRUSTED_BOARD_BOOT
138*91f16700Schasinglulu  * and MEASURED_BOOT is enabled.
139*91f16700Schasinglulu  */
140*91f16700Schasinglulu # define PLAT_ARM_MAX_BL2_SIZE		0x26000
141*91f16700Schasinglulu 
142*91f16700Schasinglulu 
143*91f16700Schasinglulu /*
144*91f16700Schasinglulu  * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
145*91f16700Schasinglulu  * calculated using the current BL31 PROGBITS debug size plus the sizes of
146*91f16700Schasinglulu  * BL2 and BL1-RW. Current size is considering that TRUSTED_BOARD_BOOT and
147*91f16700Schasinglulu  * MEASURED_BOOT is enabled.
148*91f16700Schasinglulu  */
149*91f16700Schasinglulu #define PLAT_ARM_MAX_BL31_SIZE		0x60000
150*91f16700Schasinglulu 
151*91f16700Schasinglulu /*
152*91f16700Schasinglulu  * Size of cacheable stacks
153*91f16700Schasinglulu  */
154*91f16700Schasinglulu #if defined(IMAGE_BL1)
155*91f16700Schasinglulu # if TRUSTED_BOARD_BOOT
156*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0x1000
157*91f16700Schasinglulu # else
158*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0x440
159*91f16700Schasinglulu # endif
160*91f16700Schasinglulu #elif defined(IMAGE_BL2)
161*91f16700Schasinglulu # if TRUSTED_BOARD_BOOT
162*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0x1000
163*91f16700Schasinglulu # else
164*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0x400
165*91f16700Schasinglulu # endif
166*91f16700Schasinglulu #elif defined(IMAGE_BL2U)
167*91f16700Schasinglulu # define PLATFORM_STACK_SIZE		0x400
168*91f16700Schasinglulu #elif defined(IMAGE_BL31)
169*91f16700Schasinglulu # if SPM_MM
170*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0x500
171*91f16700Schasinglulu # else
172*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		0xa00
173*91f16700Schasinglulu # endif
174*91f16700Schasinglulu #elif defined(IMAGE_BL32)
175*91f16700Schasinglulu # define PLATFORM_STACK_SIZE		0x440
176*91f16700Schasinglulu #endif
177*91f16700Schasinglulu 
178*91f16700Schasinglulu /*
179*91f16700Schasinglulu  * In the current implementation the RoT Service request that requires the
180*91f16700Schasinglulu  * biggest message buffer is the RSS_DELEGATED_ATTEST_GET_PLATFORM_TOKEN. The
181*91f16700Schasinglulu  * maximum required buffer size is calculated based on the platform-specific
182*91f16700Schasinglulu  * needs of this request.
183*91f16700Schasinglulu  */
184*91f16700Schasinglulu #define PLAT_RSS_COMMS_PAYLOAD_MAX_SIZE	0x500
185*91f16700Schasinglulu 
186*91f16700Schasinglulu #define TC_DEVICE_BASE			0x21000000
187*91f16700Schasinglulu #define TC_DEVICE_SIZE			0x5f000000
188*91f16700Schasinglulu 
189*91f16700Schasinglulu // TC_MAP_DEVICE covers different peripherals
190*91f16700Schasinglulu // available to the platform
191*91f16700Schasinglulu #define TC_MAP_DEVICE	MAP_REGION_FLAT(		\
192*91f16700Schasinglulu 					TC_DEVICE_BASE,	\
193*91f16700Schasinglulu 					TC_DEVICE_SIZE,	\
194*91f16700Schasinglulu 					MT_DEVICE | MT_RW | MT_SECURE)
195*91f16700Schasinglulu 
196*91f16700Schasinglulu 
197*91f16700Schasinglulu #define TC_FLASH0_RO	MAP_REGION_FLAT(V2M_FLASH0_BASE,\
198*91f16700Schasinglulu 						V2M_FLASH0_SIZE,	\
199*91f16700Schasinglulu 						MT_DEVICE | MT_RO | MT_SECURE)
200*91f16700Schasinglulu 
201*91f16700Schasinglulu #define PLAT_ARM_NSTIMER_FRAME_ID	0
202*91f16700Schasinglulu 
203*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_BASE	0x0
204*91f16700Schasinglulu 
205*91f16700Schasinglulu /* PLAT_ARM_TRUSTED_ROM_SIZE 512KB minus ROM base. */
206*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_SIZE	(0x00080000 - PLAT_ARM_TRUSTED_ROM_BASE)
207*91f16700Schasinglulu 
208*91f16700Schasinglulu #define PLAT_ARM_NSRAM_BASE		0x06000000
209*91f16700Schasinglulu #define PLAT_ARM_NSRAM_SIZE		0x00080000	/* 512KB */
210*91f16700Schasinglulu 
211*91f16700Schasinglulu #define PLAT_ARM_DRAM2_BASE		ULL(0x8080000000)
212*91f16700Schasinglulu #define PLAT_ARM_DRAM2_SIZE		ULL(0x180000000)
213*91f16700Schasinglulu #define PLAT_ARM_DRAM2_END		(PLAT_ARM_DRAM2_BASE + PLAT_ARM_DRAM2_SIZE - 1ULL)
214*91f16700Schasinglulu 
215*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp)	CSS_G1S_INT_PROPS(grp)
216*91f16700Schasinglulu #define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp),	\
217*91f16700Schasinglulu 					INTR_PROP_DESC(SBSA_SECURE_WDOG_INTID,	\
218*91f16700Schasinglulu 						GIC_HIGHEST_SEC_PRIORITY, grp, \
219*91f16700Schasinglulu 						GIC_INTR_CFG_LEVEL)
220*91f16700Schasinglulu 
221*91f16700Schasinglulu #define PLAT_ARM_SP_IMAGE_STACK_BASE	(PLAT_SP_IMAGE_NS_BUF_BASE +	\
222*91f16700Schasinglulu 					 PLAT_SP_IMAGE_NS_BUF_SIZE)
223*91f16700Schasinglulu 
224*91f16700Schasinglulu /*******************************************************************************
225*91f16700Schasinglulu  * Memprotect definitions
226*91f16700Schasinglulu  ******************************************************************************/
227*91f16700Schasinglulu /* PSCI memory protect definitions:
228*91f16700Schasinglulu  * This variable is stored in a non-secure flash because some ARM reference
229*91f16700Schasinglulu  * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
230*91f16700Schasinglulu  * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
231*91f16700Schasinglulu  */
232*91f16700Schasinglulu #define PLAT_ARM_MEM_PROT_ADDR		(V2M_FLASH0_BASE + \
233*91f16700Schasinglulu 					 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
234*91f16700Schasinglulu 
235*91f16700Schasinglulu /* Secure Watchdog Constants */
236*91f16700Schasinglulu #define SBSA_SECURE_WDOG_CONTROL_BASE	UL(0x2A480000)
237*91f16700Schasinglulu #define SBSA_SECURE_WDOG_REFRESH_BASE	UL(0x2A490000)
238*91f16700Schasinglulu #define SBSA_SECURE_WDOG_TIMEOUT	UL(100)
239*91f16700Schasinglulu #define SBSA_SECURE_WDOG_INTID		86
240*91f16700Schasinglulu 
241*91f16700Schasinglulu #define PLAT_ARM_SCMI_CHANNEL_COUNT	1
242*91f16700Schasinglulu 
243*91f16700Schasinglulu #define PLAT_ARM_CLUSTER_COUNT		U(1)
244*91f16700Schasinglulu #define PLAT_MAX_CPUS_PER_CLUSTER	U(8)
245*91f16700Schasinglulu #define PLAT_MAX_PE_PER_CPU		U(1)
246*91f16700Schasinglulu 
247*91f16700Schasinglulu /* Message Handling Unit (MHU) base addresses */
248*91f16700Schasinglulu #define PLAT_CSS_MHU_BASE		UL(0x45400000)
249*91f16700Schasinglulu #define PLAT_MHUV2_BASE			PLAT_CSS_MHU_BASE
250*91f16700Schasinglulu 
251*91f16700Schasinglulu /* TC2: AP<->RSS MHUs */
252*91f16700Schasinglulu #define PLAT_RSS_AP_SND_MHU_BASE	UL(0x2A840000)
253*91f16700Schasinglulu #define PLAT_RSS_AP_RCV_MHU_BASE	UL(0x2A850000)
254*91f16700Schasinglulu 
255*91f16700Schasinglulu #define CSS_SYSTEM_PWR_DMN_LVL		ARM_PWR_LVL2
256*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		ARM_PWR_LVL1
257*91f16700Schasinglulu 
258*91f16700Schasinglulu /*
259*91f16700Schasinglulu  * Physical and virtual address space limits for MMU in AARCH64
260*91f16700Schasinglulu  */
261*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 36)
262*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 36)
263*91f16700Schasinglulu 
264*91f16700Schasinglulu /* GIC related constants */
265*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE		UL(0x30000000)
266*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE		UL(0x2C000000)
267*91f16700Schasinglulu #define PLAT_ARM_GICR_BASE		UL(0x30080000)
268*91f16700Schasinglulu 
269*91f16700Schasinglulu /*
270*91f16700Schasinglulu  * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
271*91f16700Schasinglulu  * SCP_BL2 size plus a little space for growth.
272*91f16700Schasinglulu  */
273*91f16700Schasinglulu #define PLAT_CSS_MAX_SCP_BL2_SIZE	0x20000
274*91f16700Schasinglulu 
275*91f16700Schasinglulu /*
276*91f16700Schasinglulu  * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
277*91f16700Schasinglulu  * SCP_BL2U size plus a little space for growth.
278*91f16700Schasinglulu  */
279*91f16700Schasinglulu #define PLAT_CSS_MAX_SCP_BL2U_SIZE	0x20000
280*91f16700Schasinglulu 
281*91f16700Schasinglulu /* TZC Related Constants */
282*91f16700Schasinglulu #define PLAT_ARM_TZC_BASE		UL(0x25000000)
283*91f16700Schasinglulu #define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT(0)
284*91f16700Schasinglulu 
285*91f16700Schasinglulu #define TZC400_OFFSET			UL(0x1000000)
286*91f16700Schasinglulu #define TZC400_COUNT			4
287*91f16700Schasinglulu 
288*91f16700Schasinglulu #define TZC400_BASE(n)			(PLAT_ARM_TZC_BASE + \
289*91f16700Schasinglulu 					 (n * TZC400_OFFSET))
290*91f16700Schasinglulu 
291*91f16700Schasinglulu #define TZC_NSAID_DEFAULT		U(0)
292*91f16700Schasinglulu 
293*91f16700Schasinglulu #define PLAT_ARM_TZC_NS_DEV_ACCESS	\
294*91f16700Schasinglulu 		(TZC_REGION_ACCESS_RDWR(TZC_NSAID_DEFAULT))
295*91f16700Schasinglulu 
296*91f16700Schasinglulu /*
297*91f16700Schasinglulu  * The first region below, TC_TZC_DRAM1_BASE (0xf9000000) to
298*91f16700Schasinglulu  * ARM_SCP_TZC_DRAM1_END (0xffffffff) will mark the last 112 MB of DRAM as
299*91f16700Schasinglulu  * secure. The second and third regions gives non secure access to rest of DRAM.
300*91f16700Schasinglulu  */
301*91f16700Schasinglulu #define TC_TZC_REGIONS_DEF	\
302*91f16700Schasinglulu 	{TC_TZC_DRAM1_BASE, ARM_SCP_TZC_DRAM1_END,	\
303*91f16700Schasinglulu 		TZC_REGION_S_RDWR, PLAT_ARM_TZC_NS_DEV_ACCESS},	\
304*91f16700Schasinglulu 	{TC_NS_DRAM1_BASE, TC_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
305*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS},	\
306*91f16700Schasinglulu 	{PLAT_ARM_DRAM2_BASE, PLAT_ARM_DRAM2_END,	\
307*91f16700Schasinglulu 		ARM_TZC_NS_DRAM_S_ACCESS, PLAT_ARM_TZC_NS_DEV_ACCESS}
308*91f16700Schasinglulu 
309*91f16700Schasinglulu /* virtual address used by dynamic mem_protect for chunk_base */
310*91f16700Schasinglulu #define PLAT_ARM_MEM_PROTEC_VA_FRAME	UL(0xc0000000)
311*91f16700Schasinglulu 
312*91f16700Schasinglulu #if ARM_GPT_SUPPORT
313*91f16700Schasinglulu /*
314*91f16700Schasinglulu  * This overrides the default PLAT_ARM_FIP_OFFSET_IN_GPT in board_css_def.h.
315*91f16700Schasinglulu  * Offset of the FIP in the GPT image. BL1 component uses this option
316*91f16700Schasinglulu  * as it does not load the partition table to get the FIP base
317*91f16700Schasinglulu  * address. At sector 48 for TC to align with ATU page size boundaries (8KiB)
318*91f16700Schasinglulu  * (i.e. after reserved sectors 0-47).
319*91f16700Schasinglulu  * Offset = 48 * 512 = 0x6000
320*91f16700Schasinglulu  */
321*91f16700Schasinglulu #undef PLAT_ARM_FIP_OFFSET_IN_GPT
322*91f16700Schasinglulu #define PLAT_ARM_FIP_OFFSET_IN_GPT		0x6000
323*91f16700Schasinglulu #endif /* ARM_GPT_SUPPORT */
324*91f16700Schasinglulu 
325*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
326