xref: /arm-trusted-firmware/plat/arm/board/rdn1edge/rdn1edge_topology.c (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h>
8*91f16700Schasinglulu #include <plat/arm/css/common/css_pm.h>
9*91f16700Schasinglulu 
10*91f16700Schasinglulu /******************************************************************************
11*91f16700Schasinglulu  * The power domain tree descriptor.
12*91f16700Schasinglulu  ******************************************************************************/
13*91f16700Schasinglulu static const unsigned char rdn1edge_pd_tree_desc[] = {
14*91f16700Schasinglulu 	(PLAT_ARM_CLUSTER_COUNT) * (CSS_SGI_CHIP_COUNT),
15*91f16700Schasinglulu 	CSS_SGI_MAX_CPUS_PER_CLUSTER,
16*91f16700Schasinglulu 	CSS_SGI_MAX_CPUS_PER_CLUSTER,
17*91f16700Schasinglulu #if (CSS_SGI_CHIP_COUNT > 1)
18*91f16700Schasinglulu 	CSS_SGI_MAX_CPUS_PER_CLUSTER,
19*91f16700Schasinglulu 	CSS_SGI_MAX_CPUS_PER_CLUSTER
20*91f16700Schasinglulu #endif
21*91f16700Schasinglulu };
22*91f16700Schasinglulu 
23*91f16700Schasinglulu /*******************************************************************************
24*91f16700Schasinglulu  * This function returns the topology tree information.
25*91f16700Schasinglulu  ******************************************************************************/
26*91f16700Schasinglulu const unsigned char *plat_get_power_domain_tree_desc(void)
27*91f16700Schasinglulu {
28*91f16700Schasinglulu 	return rdn1edge_pd_tree_desc;
29*91f16700Schasinglulu }
30*91f16700Schasinglulu 
31*91f16700Schasinglulu /*******************************************************************************
32*91f16700Schasinglulu  * The array mapping platform core position (implemented by plat_my_core_pos())
33*91f16700Schasinglulu  * to the SCMI power domain ID implemented by SCP.
34*91f16700Schasinglulu  ******************************************************************************/
35*91f16700Schasinglulu const uint32_t plat_css_core_pos_to_scmi_dmn_id_map[] = {
36*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x0)),
37*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x1)),
38*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x2)),
39*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x3)),
40*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x4)),
41*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x5)),
42*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x6)),
43*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x0) | SET_SCMI_DOMAIN_ID(0x7)),
44*91f16700Schasinglulu #if (CSS_SGI_CHIP_COUNT > 1)
45*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x0)),
46*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x1)),
47*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x2)),
48*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x3)),
49*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x4)),
50*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x5)),
51*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x6)),
52*91f16700Schasinglulu 	(SET_SCMI_CHANNEL_ID(0x1) | SET_SCMI_DOMAIN_ID(0x7)),
53*91f16700Schasinglulu #endif
54*91f16700Schasinglulu };
55