xref: /arm-trusted-firmware/plat/arm/board/fvp_ve/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019-2020, Arm Limited. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h>
11*91f16700Schasinglulu #include <lib/utils_def.h>
12*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_defs.h>
13*91f16700Schasinglulu #include <plat/arm/board/common/v2m_def.h>
14*91f16700Schasinglulu #include <plat/arm/common/smccc_def.h>
15*91f16700Schasinglulu #include <plat/common/common_def.h>
16*91f16700Schasinglulu 
17*91f16700Schasinglulu #include "../fvp_ve_def.h"
18*91f16700Schasinglulu 
19*91f16700Schasinglulu #define ARM_CACHE_WRITEBACK_SHIFT	6
20*91f16700Schasinglulu 
21*91f16700Schasinglulu /* Memory location options for TSP */
22*91f16700Schasinglulu #define ARM_DRAM_ID			2
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #define ARM_DRAM1_BASE			UL(0x80000000)
25*91f16700Schasinglulu #define ARM_DRAM1_SIZE			UL(0x80000000)
26*91f16700Schasinglulu #define ARM_DRAM1_END			(ARM_DRAM1_BASE +		\
27*91f16700Schasinglulu 					 ARM_DRAM1_SIZE - 1)
28*91f16700Schasinglulu 
29*91f16700Schasinglulu #define ARM_DRAM2_BASE			PLAT_ARM_DRAM2_BASE
30*91f16700Schasinglulu #define ARM_DRAM2_SIZE			PLAT_ARM_DRAM2_SIZE
31*91f16700Schasinglulu #define ARM_DRAM2_END			(ARM_DRAM2_BASE +		\
32*91f16700Schasinglulu 					 ARM_DRAM2_SIZE - 1)
33*91f16700Schasinglulu 
34*91f16700Schasinglulu #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
35*91f16700Schasinglulu /*
36*91f16700Schasinglulu  * The last 2MB is meant to be NOLOAD and will not be zero
37*91f16700Schasinglulu  * initialized.
38*91f16700Schasinglulu  */
39*91f16700Schasinglulu #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -		\
40*91f16700Schasinglulu 					 0x00200000)
41*91f16700Schasinglulu 
42*91f16700Schasinglulu 
43*91f16700Schasinglulu /* The first 4KB of NS DRAM1 are used as shared memory */
44*91f16700Schasinglulu #define FVP_VE_SHARED_RAM_BASE		ARM_NS_DRAM1_BASE
45*91f16700Schasinglulu #define FVP_VE_SHARED_RAM_SIZE		UL(0x00001000)	/* 4 KB */
46*91f16700Schasinglulu 
47*91f16700Schasinglulu /* The next 252 kB of NS DRAM is used to load the BL images */
48*91f16700Schasinglulu #define ARM_BL_RAM_BASE			(FVP_VE_SHARED_RAM_BASE +	\
49*91f16700Schasinglulu 					 FVP_VE_SHARED_RAM_SIZE)
50*91f16700Schasinglulu #define ARM_BL_RAM_SIZE			(PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE -	\
51*91f16700Schasinglulu 					 FVP_VE_SHARED_RAM_SIZE)
52*91f16700Schasinglulu 
53*91f16700Schasinglulu 
54*91f16700Schasinglulu #define ARM_IRQ_SEC_PHY_TIMER		29
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_0		8
57*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_1		9
58*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_2		10
59*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_3		11
60*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_4		12
61*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_5		13
62*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_6		14
63*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_7		15
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /*
66*91f16700Schasinglulu  * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3
67*91f16700Schasinglulu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
68*91f16700Schasinglulu  * as Group 0 interrupts.
69*91f16700Schasinglulu  */
70*91f16700Schasinglulu #define ARM_G1S_IRQ_PROPS(grp) \
71*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
72*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL), \
73*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \
74*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
75*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \
76*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
77*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \
78*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
79*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \
80*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
81*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \
82*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE), \
83*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \
84*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE)
85*91f16700Schasinglulu 
86*91f16700Schasinglulu #define ARM_G0_IRQ_PROPS(grp) \
87*91f16700Schasinglulu 	INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \
88*91f16700Schasinglulu 			GIC_INTR_CFG_EDGE)
89*91f16700Schasinglulu 
90*91f16700Schasinglulu #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(		\
91*91f16700Schasinglulu 						FVP_VE_SHARED_RAM_BASE,	\
92*91f16700Schasinglulu 						FVP_VE_SHARED_RAM_SIZE,	\
93*91f16700Schasinglulu 						MT_DEVICE | MT_RW | MT_SECURE)
94*91f16700Schasinglulu 
95*91f16700Schasinglulu #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(		\
96*91f16700Schasinglulu 						ARM_NS_DRAM1_BASE,	\
97*91f16700Schasinglulu 						ARM_NS_DRAM1_SIZE,	\
98*91f16700Schasinglulu 						MT_MEMORY | MT_RW | MT_NS)
99*91f16700Schasinglulu 
100*91f16700Schasinglulu #define ARM_MAP_DRAM2			MAP_REGION_FLAT(		\
101*91f16700Schasinglulu 						ARM_DRAM2_BASE,		\
102*91f16700Schasinglulu 						ARM_DRAM2_SIZE,		\
103*91f16700Schasinglulu 						MT_MEMORY | MT_RW | MT_NS)
104*91f16700Schasinglulu 
105*91f16700Schasinglulu #define ARM_MAP_BL_RO			MAP_REGION_FLAT(			\
106*91f16700Schasinglulu 						BL_CODE_BASE,			\
107*91f16700Schasinglulu 						BL_CODE_END - BL_CODE_BASE,	\
108*91f16700Schasinglulu 						MT_CODE | MT_SECURE),		\
109*91f16700Schasinglulu 					MAP_REGION_FLAT(			\
110*91f16700Schasinglulu 						BL_RO_DATA_BASE,		\
111*91f16700Schasinglulu 						BL_RO_DATA_END			\
112*91f16700Schasinglulu 							- BL_RO_DATA_BASE,	\
113*91f16700Schasinglulu 						MT_RO_DATA | MT_SECURE)
114*91f16700Schasinglulu 
115*91f16700Schasinglulu #if USE_COHERENT_MEM
116*91f16700Schasinglulu #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(			\
117*91f16700Schasinglulu 						BL_COHERENT_RAM_BASE,		\
118*91f16700Schasinglulu 						BL_COHERENT_RAM_END		\
119*91f16700Schasinglulu 							- BL_COHERENT_RAM_BASE, \
120*91f16700Schasinglulu 						MT_DEVICE | MT_RW | MT_SECURE)
121*91f16700Schasinglulu #endif
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /*
124*91f16700Schasinglulu  * Map the region for device tree configuration with read and write permissions
125*91f16700Schasinglulu  */
126*91f16700Schasinglulu #define ARM_MAP_BL_CONFIG_REGION	MAP_REGION_FLAT(ARM_BL_RAM_BASE,	\
127*91f16700Schasinglulu 						(ARM_FW_CONFIGS_LIMIT		\
128*91f16700Schasinglulu 							- ARM_BL_RAM_BASE),	\
129*91f16700Schasinglulu 						MT_MEMORY | MT_RW | MT_SECURE)
130*91f16700Schasinglulu 
131*91f16700Schasinglulu 
132*91f16700Schasinglulu /*
133*91f16700Schasinglulu  * The max number of regions like RO(code), coherent and data required by
134*91f16700Schasinglulu  * different BL stages which need to be mapped in the MMU.
135*91f16700Schasinglulu  */
136*91f16700Schasinglulu #define ARM_BL_REGIONS			6
137*91f16700Schasinglulu 
138*91f16700Schasinglulu #define MAX_MMAP_REGIONS		(PLAT_ARM_MMAP_ENTRIES +	\
139*91f16700Schasinglulu 					 ARM_BL_REGIONS)
140*91f16700Schasinglulu 
141*91f16700Schasinglulu /* Memory mapped Generic timer interfaces  */
142*91f16700Schasinglulu #define FVP_VE_TIMER_BASE_FREQUENCY		UL(24000000)
143*91f16700Schasinglulu #define ARM_SYS_CNTREAD_BASE	UL(0x2a800000)
144*91f16700Schasinglulu #define ARM_SYS_CNT_BASE_S		UL(0x2a820000)
145*91f16700Schasinglulu #define ARM_SYS_CNT_BASE_NS		UL(0x2a830000)
146*91f16700Schasinglulu 
147*91f16700Schasinglulu #define ARM_CONSOLE_BAUDRATE		115200
148*91f16700Schasinglulu 
149*91f16700Schasinglulu /* Trusted Watchdog constants */
150*91f16700Schasinglulu #define ARM_SP805_TWDG_BASE		UL(0x1C0F0000)
151*91f16700Schasinglulu #define ARM_SP805_TWDG_CLK_HZ		32768
152*91f16700Schasinglulu /* The TBBR document specifies a watchdog timeout of 256 seconds. SP805
153*91f16700Schasinglulu  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec) */
154*91f16700Schasinglulu #define ARM_TWDG_TIMEOUT_SEC		128
155*91f16700Schasinglulu #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * 	\
156*91f16700Schasinglulu 					 ARM_TWDG_TIMEOUT_SEC)
157*91f16700Schasinglulu 
158*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE			(1ULL << 32)
159*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE			(1ULL << 32)
160*91f16700Schasinglulu 
161*91f16700Schasinglulu /*
162*91f16700Schasinglulu  * This macro defines the deepest retention state possible. A higher state
163*91f16700Schasinglulu  * id will represent an invalid or a power down state.
164*91f16700Schasinglulu  */
165*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		1
166*91f16700Schasinglulu 
167*91f16700Schasinglulu /*
168*91f16700Schasinglulu  * This macro defines the deepest power down states possible. Any state ID
169*91f16700Schasinglulu  * higher than this is invalid.
170*91f16700Schasinglulu  */
171*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		2
172*91f16700Schasinglulu 
173*91f16700Schasinglulu /*
174*91f16700Schasinglulu  * Some data must be aligned on the biggest cache line size in the platform.
175*91f16700Schasinglulu  * This is known only to the platform as it might have a combination of
176*91f16700Schasinglulu  * integrated and external caches.
177*91f16700Schasinglulu  */
178*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
179*91f16700Schasinglulu 
180*91f16700Schasinglulu /*
181*91f16700Schasinglulu  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
182*91f16700Schasinglulu  * and limit. Leave enough space of BL2 meminfo.
183*91f16700Schasinglulu  */
184*91f16700Schasinglulu #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
185*91f16700Schasinglulu #define ARM_FW_CONFIG_LIMIT		((ARM_BL_RAM_BASE + PAGE_SIZE) \
186*91f16700Schasinglulu 					+ (PAGE_SIZE / 2U))
187*91f16700Schasinglulu 
188*91f16700Schasinglulu /*
189*91f16700Schasinglulu  * Define limit of firmware configuration memory:
190*91f16700Schasinglulu  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
191*91f16700Schasinglulu  */
192*91f16700Schasinglulu #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
193*91f16700Schasinglulu 
194*91f16700Schasinglulu /*******************************************************************************
195*91f16700Schasinglulu  * BL1 specific defines.
196*91f16700Schasinglulu  * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of
197*91f16700Schasinglulu  * addresses.
198*91f16700Schasinglulu  ******************************************************************************/
199*91f16700Schasinglulu #define BL1_RO_BASE			0x00000000
200*91f16700Schasinglulu #define BL1_RO_LIMIT			PLAT_ARM_TRUSTED_ROM_SIZE
201*91f16700Schasinglulu /*
202*91f16700Schasinglulu  * Put BL1 RW at the top of the memory allocated for BL images in NS DRAM.
203*91f16700Schasinglulu  */
204*91f16700Schasinglulu #define BL1_RW_BASE			(ARM_BL_RAM_BASE +		\
205*91f16700Schasinglulu 						ARM_BL_RAM_SIZE -	\
206*91f16700Schasinglulu 						(PLAT_ARM_MAX_BL1_RW_SIZE))
207*91f16700Schasinglulu #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE + 		\
208*91f16700Schasinglulu 					    (ARM_BL_RAM_SIZE))
209*91f16700Schasinglulu 
210*91f16700Schasinglulu 
211*91f16700Schasinglulu /*******************************************************************************
212*91f16700Schasinglulu  * BL2 specific defines.
213*91f16700Schasinglulu  ******************************************************************************/
214*91f16700Schasinglulu 
215*91f16700Schasinglulu /*
216*91f16700Schasinglulu  * Put BL2 just below BL1.
217*91f16700Schasinglulu  */
218*91f16700Schasinglulu #define BL2_BASE			(BL1_RW_BASE - FVP_VE_MAX_BL2_SIZE)
219*91f16700Schasinglulu #define BL2_LIMIT			BL1_RW_BASE
220*91f16700Schasinglulu 
221*91f16700Schasinglulu 
222*91f16700Schasinglulu /* Put BL32 below BL2 in NS DRAM.*/
223*91f16700Schasinglulu #define ARM_BL2_MEM_DESC_BASE		ARM_FW_CONFIG_LIMIT
224*91f16700Schasinglulu #define ARM_BL2_MEM_DESC_LIMIT		(ARM_BL2_MEM_DESC_BASE \
225*91f16700Schasinglulu 					+ (PAGE_SIZE / 2U))
226*91f16700Schasinglulu 
227*91f16700Schasinglulu #define BL32_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\
228*91f16700Schasinglulu 						- PLAT_ARM_MAX_BL32_SIZE)
229*91f16700Schasinglulu #define BL32_PROGBITS_LIMIT		BL2_BASE
230*91f16700Schasinglulu #define BL32_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
231*91f16700Schasinglulu 
232*91f16700Schasinglulu /* Required platform porting definitions */
233*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		FVP_VE_CLUSTER_COUNT
234*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS		((FVP_VE_CLUSTER_COUNT + \
235*91f16700Schasinglulu 					PLATFORM_CORE_COUNT) + U(1))
236*91f16700Schasinglulu 
237*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		2
238*91f16700Schasinglulu 
239*91f16700Schasinglulu /*
240*91f16700Schasinglulu  * Other platform porting definitions are provided by included headers
241*91f16700Schasinglulu  */
242*91f16700Schasinglulu 
243*91f16700Schasinglulu /*
244*91f16700Schasinglulu  * Required ARM standard platform porting definitions
245*91f16700Schasinglulu  */
246*91f16700Schasinglulu 
247*91f16700Schasinglulu #define PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE	0x00040000	/* 256 KB */
248*91f16700Schasinglulu 
249*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_BASE	0x00000000
250*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_SIZE	0x04000000	/* 64 MB */
251*91f16700Schasinglulu 
252*91f16700Schasinglulu #define PLAT_ARM_DRAM2_BASE		ULL(0x880000000)
253*91f16700Schasinglulu #define PLAT_ARM_DRAM2_SIZE		ULL(0x80000000)
254*91f16700Schasinglulu 
255*91f16700Schasinglulu /*
256*91f16700Schasinglulu  * Load address of BL33 for this platform port
257*91f16700Schasinglulu  */
258*91f16700Schasinglulu #define PLAT_ARM_NS_IMAGE_BASE	(ARM_DRAM1_BASE + U(0x8000000))
259*91f16700Schasinglulu 
260*91f16700Schasinglulu /*
261*91f16700Schasinglulu  * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
262*91f16700Schasinglulu  * plat_arm_mmap array defined for each BL stage.
263*91f16700Schasinglulu  */
264*91f16700Schasinglulu #if defined(IMAGE_BL32)
265*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		8
266*91f16700Schasinglulu # define MAX_XLAT_TABLES		6
267*91f16700Schasinglulu #else
268*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		12
269*91f16700Schasinglulu # define MAX_XLAT_TABLES		6
270*91f16700Schasinglulu #endif
271*91f16700Schasinglulu 
272*91f16700Schasinglulu /*
273*91f16700Schasinglulu  * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
274*91f16700Schasinglulu  * plus a little space for growth.
275*91f16700Schasinglulu  */
276*91f16700Schasinglulu #define PLAT_ARM_MAX_BL1_RW_SIZE	0xB000
277*91f16700Schasinglulu 
278*91f16700Schasinglulu /*
279*91f16700Schasinglulu  * FVP_VE_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
280*91f16700Schasinglulu  * little space for growth.
281*91f16700Schasinglulu  */
282*91f16700Schasinglulu #define FVP_VE_MAX_BL2_SIZE		0x11000
283*91f16700Schasinglulu 
284*91f16700Schasinglulu /*
285*91f16700Schasinglulu  * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
286*91f16700Schasinglulu  * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
287*91f16700Schasinglulu  * BL2 and BL1-RW
288*91f16700Schasinglulu  */
289*91f16700Schasinglulu #define PLAT_ARM_MAX_BL32_SIZE		0x3B000
290*91f16700Schasinglulu /*
291*91f16700Schasinglulu 
292*91f16700Schasinglulu  * Size of cacheable stacks
293*91f16700Schasinglulu  */
294*91f16700Schasinglulu #if defined(IMAGE_BL1)
295*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE 0x440
296*91f16700Schasinglulu #elif defined(IMAGE_BL2)
297*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE 0x400
298*91f16700Schasinglulu #elif defined(IMAGE_BL32)
299*91f16700Schasinglulu # define PLATFORM_STACK_SIZE 0x440
300*91f16700Schasinglulu #endif
301*91f16700Schasinglulu 
302*91f16700Schasinglulu #define MAX_IO_DEVICES			3
303*91f16700Schasinglulu #define MAX_IO_HANDLES			4
304*91f16700Schasinglulu 
305*91f16700Schasinglulu /* Reserve the last block of flash for PSCI MEM PROTECT flag */
306*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_BASE	V2M_FLASH1_BASE
307*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_MAX_SIZE	(V2M_FLASH1_SIZE - V2M_FLASH_BLOCK_SIZE)
308*91f16700Schasinglulu 
309*91f16700Schasinglulu #define PLAT_ARM_NVM_BASE		V2M_FLASH1_BASE
310*91f16700Schasinglulu #define PLAT_ARM_NVM_SIZE		(V2M_FLASH1_SIZE - V2M_FLASH_BLOCK_SIZE)
311*91f16700Schasinglulu 
312*91f16700Schasinglulu /*
313*91f16700Schasinglulu  * PL011 related constants
314*91f16700Schasinglulu  */
315*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_BASE		V2M_IOFPGA_UART0_BASE
316*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_CLK_IN_HZ	V2M_IOFPGA_UART0_CLK_IN_HZ
317*91f16700Schasinglulu 
318*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
319*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ
320*91f16700Schasinglulu 
321*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_BASE	PLAT_ARM_RUN_UART_BASE
322*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PLAT_ARM_RUN_UART_CLK_IN_HZ
323*91f16700Schasinglulu 
324*91f16700Schasinglulu /* System timer related constants */
325*91f16700Schasinglulu #define PLAT_ARM_NSTIMER_FRAME_ID		1
326*91f16700Schasinglulu 
327*91f16700Schasinglulu /* Mailbox base address */
328*91f16700Schasinglulu #define FVP_VE_TRUSTED_MAILBOX_BASE	FVP_VE_SHARED_RAM_BASE
329*91f16700Schasinglulu 
330*91f16700Schasinglulu /*
331*91f16700Schasinglulu  * GIC related constants to cater for GICv2
332*91f16700Schasinglulu  */
333*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE		VE_GICD_BASE
334*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE		VE_GICC_BASE
335*91f16700Schasinglulu 
336*91f16700Schasinglulu /*
337*91f16700Schasinglulu  * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
338*91f16700Schasinglulu  * terminology. On a GICv2 system or mode, the lists will be merged and treated
339*91f16700Schasinglulu  * as Group 0 interrupts.
340*91f16700Schasinglulu  */
341*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \
342*91f16700Schasinglulu 	ARM_G1S_IRQ_PROPS(grp), \
343*91f16700Schasinglulu 	INTR_PROP_DESC(FVP_VE_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
344*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL), \
345*91f16700Schasinglulu 	INTR_PROP_DESC(FVP_VE_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
346*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL)
347*91f16700Schasinglulu 
348*91f16700Schasinglulu #define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)
349*91f16700Schasinglulu 
350*91f16700Schasinglulu /*
351*91f16700Schasinglulu  * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
352*91f16700Schasinglulu  */
353*91f16700Schasinglulu #ifdef __aarch64__
354*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 36)
355*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 36)
356*91f16700Schasinglulu #else
357*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
358*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
359*91f16700Schasinglulu #endif
360*91f16700Schasinglulu 
361*91f16700Schasinglulu #endif /* PLATFORM_H */
362