xref: /arm-trusted-firmware/plat/arm/board/fvp_r/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2021, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef FVP_R_PLATFORM_DEF_H
8*91f16700Schasinglulu #define FVP_R_PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #define PLAT_V2M_OFFSET			0x80000000
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #define BL33_IMAGE_DESC {				\
13*91f16700Schasinglulu 	.image_id = BL33_IMAGE_ID,			\
14*91f16700Schasinglulu 	SET_STATIC_PARAM_HEAD(image_info, PARAM_EP,	\
15*91f16700Schasinglulu 		VERSION_2, image_info_t, 0),		\
16*91f16700Schasinglulu 	.image_info.image_base = PLAT_ARM_DRAM1_BASE + 0x1000,		\
17*91f16700Schasinglulu 	.image_info.image_max_size = UL(0x3ffff000), \
18*91f16700Schasinglulu 	SET_STATIC_PARAM_HEAD(ep_info, PARAM_EP,	\
19*91f16700Schasinglulu 		VERSION_2, entry_point_info_t, SECURE | EXECUTABLE),\
20*91f16700Schasinglulu 	.ep_info.pc = PLAT_ARM_DRAM1_BASE + 0x1000,				\
21*91f16700Schasinglulu 	.ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS),	\
22*91f16700Schasinglulu }
23*91f16700Schasinglulu 
24*91f16700Schasinglulu #include "../fvp_r_def.h"
25*91f16700Schasinglulu #include <drivers/arm/tzc400.h>
26*91f16700Schasinglulu #include <lib/utils_def.h>
27*91f16700Schasinglulu #include <plat/arm/board/common/v2m_def.h>
28*91f16700Schasinglulu 
29*91f16700Schasinglulu /* These are referenced by arm_def.h #included next, so #define first. */
30*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_BASE	UL(0x80000000)
31*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_SRAM_BASE	UL(0x84000000)
32*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_DRAM_BASE	UL(0x86000000)
33*91f16700Schasinglulu #define PLAT_ARM_DRAM1_BASE		ULL(0x0)
34*91f16700Schasinglulu #define PLAT_ARM_DRAM2_BASE		ULL(0x080000000)
35*91f16700Schasinglulu 
36*91f16700Schasinglulu #define PLAT_HW_CONFIG_DTB_BASE		ULL(0x12000000)
37*91f16700Schasinglulu #define PLAT_ARM_SYS_CNTCTL_BASE	UL(0xaa430000)
38*91f16700Schasinglulu #define PLAT_ARM_SYS_CNTREAD_BASE	UL(0xaa800000)
39*91f16700Schasinglulu #define PLAT_ARM_SYS_TIMCTL_BASE	UL(0xaa810000)
40*91f16700Schasinglulu #define PLAT_ARM_SYS_CNT_BASE_S		UL(0xaa820000)
41*91f16700Schasinglulu #define PLAT_ARM_SYS_CNT_BASE_NS	UL(0xaa830000)
42*91f16700Schasinglulu #define PLAT_ARM_SP805_TWDG_BASE	UL(0xaa490000)
43*91f16700Schasinglulu 
44*91f16700Schasinglulu #include <plat/arm/common/arm_def.h>
45*91f16700Schasinglulu #include <plat/common/common_def.h>
46*91f16700Schasinglulu 
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /* Required to create plat_regions: */
49*91f16700Schasinglulu #define MIN_LVL_BLOCK_DESC	U(1)
50*91f16700Schasinglulu 
51*91f16700Schasinglulu /* Required platform porting definitions */
52*91f16700Schasinglulu #define PLATFORM_CORE_COUNT  (U(FVP_R_CLUSTER_COUNT) * \
53*91f16700Schasinglulu 			      U(FVP_R_MAX_CPUS_PER_CLUSTER) * \
54*91f16700Schasinglulu 			      U(FVP_R_MAX_PE_PER_CPU))
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (U(FVP_R_CLUSTER_COUNT) + \
57*91f16700Schasinglulu 			      PLATFORM_CORE_COUNT + U(1))
58*91f16700Schasinglulu 
59*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
60*91f16700Schasinglulu 
61*91f16700Schasinglulu /*
62*91f16700Schasinglulu  * Other platform porting definitions are provided by included headers
63*91f16700Schasinglulu  */
64*91f16700Schasinglulu 
65*91f16700Schasinglulu /*
66*91f16700Schasinglulu  * Required ARM standard platform porting definitions
67*91f16700Schasinglulu  */
68*91f16700Schasinglulu #define PLAT_ARM_CLUSTER_COUNT		U(FVP_R_CLUSTER_COUNT)
69*91f16700Schasinglulu #define PLAT_ARM_DRAM1_SIZE		ULL(0x7fffffff)
70*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_SRAM_SIZE	UL(0x00040000)	/* 256 KB */
71*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_SIZE	UL(0x04000000)	/* 64 MB */
72*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_DRAM_SIZE	UL(0x02000000)	/* 32 MB */
73*91f16700Schasinglulu 
74*91f16700Schasinglulu /* These two are defined thus in arm_def.h, but doesn't seem to see it... */
75*91f16700Schasinglulu #define PLAT_BL1_RO_LIMIT               (BL1_RO_BASE \
76*91f16700Schasinglulu 					+ PLAT_ARM_TRUSTED_ROM_SIZE)
77*91f16700Schasinglulu 
78*91f16700Schasinglulu #define PLAT_ARM_SYS_CNTCTL_BASE	UL(0xaa430000)
79*91f16700Schasinglulu #define PLAT_ARM_SYS_CNTREAD_BASE	UL(0xaa800000)
80*91f16700Schasinglulu #define PLAT_ARM_SYS_TIMCTL_BASE	UL(0xaa810000)
81*91f16700Schasinglulu #define PLAT_ARM_SYS_CNT_BASE_S		UL(0xaa820000)
82*91f16700Schasinglulu #define PLAT_ARM_SYS_CNT_BASE_NS	UL(0xaa830000)
83*91f16700Schasinglulu #define PLAT_ARM_SP805_TWDG_BASE	UL(0xaa490000)
84*91f16700Schasinglulu 
85*91f16700Schasinglulu /* virtual address used by dynamic mem_protect for chunk_base */
86*91f16700Schasinglulu #define PLAT_ARM_MEM_PROTEC_VA_FRAME	UL(0xc0000000)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu /* No SCP in FVP_R */
89*91f16700Schasinglulu #define PLAT_ARM_SCP_TZC_DRAM1_SIZE	UL(0x0)
90*91f16700Schasinglulu 
91*91f16700Schasinglulu #define PLAT_ARM_DRAM2_SIZE		UL(0x80000000)
92*91f16700Schasinglulu 
93*91f16700Schasinglulu #define PLAT_HW_CONFIG_DTB_SIZE		ULL(0x8000)
94*91f16700Schasinglulu 
95*91f16700Schasinglulu #define ARM_DTB_DRAM_NS			MAP_REGION_FLAT(		\
96*91f16700Schasinglulu 					PLAT_HW_CONFIG_DTB_BASE,	\
97*91f16700Schasinglulu 					PLAT_HW_CONFIG_DTB_SIZE,	\
98*91f16700Schasinglulu 					MT_MEMORY | MT_RO | MT_NS)
99*91f16700Schasinglulu 
100*91f16700Schasinglulu #define V2M_FVP_R_SYSREGS_BASE		UL(0x9c010000)
101*91f16700Schasinglulu 
102*91f16700Schasinglulu /*
103*91f16700Schasinglulu  * Load address of BL33 for this platform port,
104*91f16700Schasinglulu  * U-Boot specifically must be loaded at a 4K aligned address.
105*91f16700Schasinglulu  */
106*91f16700Schasinglulu #define PLAT_ARM_NS_IMAGE_BASE		(PLAT_ARM_DRAM1_BASE + 0x1000)
107*91f16700Schasinglulu 
108*91f16700Schasinglulu /*
109*91f16700Schasinglulu  * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
110*91f16700Schasinglulu  * plat_arm_mmap array defined for each BL stage.
111*91f16700Schasinglulu  */
112*91f16700Schasinglulu #if !USE_ROMLIB
113*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		11
114*91f16700Schasinglulu # define MAX_XLAT_TABLES		5
115*91f16700Schasinglulu #else
116*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES		12
117*91f16700Schasinglulu # define MAX_XLAT_TABLES		6
118*91f16700Schasinglulu #endif
119*91f16700Schasinglulu # define N_MPU_REGIONS			16  /* number of MPU regions */
120*91f16700Schasinglulu # define ALL_MPU_EL2_REGIONS_USED	0xffffffff
121*91f16700Schasinglulu 	/* this is the PRENR_EL2 value if all MPU regions are in use */
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /*
124*91f16700Schasinglulu  * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
125*91f16700Schasinglulu  * plus a little space for growth.
126*91f16700Schasinglulu  */
127*91f16700Schasinglulu #define PLAT_ARM_MAX_BL1_RW_SIZE	UL(0xB000)
128*91f16700Schasinglulu 
129*91f16700Schasinglulu /*
130*91f16700Schasinglulu  * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
131*91f16700Schasinglulu  */
132*91f16700Schasinglulu 
133*91f16700Schasinglulu #if USE_ROMLIB
134*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0x1000)
135*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0xe000)
136*91f16700Schasinglulu #define FVP_R_BL2_ROMLIB_OPTIMIZATION UL(0x6000)
137*91f16700Schasinglulu #else
138*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0)
139*91f16700Schasinglulu #define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0)
140*91f16700Schasinglulu #define FVP_R_BL2_ROMLIB_OPTIMIZATION UL(0)
141*91f16700Schasinglulu #endif
142*91f16700Schasinglulu 
143*91f16700Schasinglulu /*
144*91f16700Schasinglulu  * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
145*91f16700Schasinglulu  * little space for growth.
146*91f16700Schasinglulu  */
147*91f16700Schasinglulu #if TRUSTED_BOARD_BOOT
148*91f16700Schasinglulu #if COT_DESC_IN_DTB
149*91f16700Schasinglulu # define PLAT_ARM_MAX_BL2_SIZE	(UL(0x1E000) - FVP_R_BL2_ROMLIB_OPTIMIZATION)
150*91f16700Schasinglulu #else
151*91f16700Schasinglulu # define PLAT_ARM_MAX_BL2_SIZE	(UL(0x1D000) - FVP_R_BL2_ROMLIB_OPTIMIZATION)
152*91f16700Schasinglulu #endif
153*91f16700Schasinglulu #else
154*91f16700Schasinglulu # define PLAT_ARM_MAX_BL2_SIZE	(UL(0x13000) - FVP_R_BL2_ROMLIB_OPTIMIZATION)
155*91f16700Schasinglulu #endif
156*91f16700Schasinglulu 
157*91f16700Schasinglulu /*
158*91f16700Schasinglulu  * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
159*91f16700Schasinglulu  * calculated using the current BL31 PROGBITS debug size plus the sizes of
160*91f16700Schasinglulu  * BL2 and BL1-RW
161*91f16700Schasinglulu  */
162*91f16700Schasinglulu #define PLAT_ARM_MAX_BL31_SIZE		UL(0x3D000)
163*91f16700Schasinglulu 
164*91f16700Schasinglulu /*
165*91f16700Schasinglulu  * Size of cacheable stacks
166*91f16700Schasinglulu  */
167*91f16700Schasinglulu #if defined(IMAGE_BL1)
168*91f16700Schasinglulu # if TRUSTED_BOARD_BOOT
169*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		UL(0x1000)
170*91f16700Schasinglulu # else
171*91f16700Schasinglulu #  define PLATFORM_STACK_SIZE		UL(0x500)
172*91f16700Schasinglulu # endif
173*91f16700Schasinglulu #endif
174*91f16700Schasinglulu 
175*91f16700Schasinglulu #define MAX_IO_DEVICES			3
176*91f16700Schasinglulu #define MAX_IO_HANDLES			4
177*91f16700Schasinglulu 
178*91f16700Schasinglulu /*
179*91f16700Schasinglulu  * These nominally reserve the last block of flash for PSCI MEM PROTECT flag,
180*91f16700Schasinglulu  * but no PSCI in FVP_R platform, so reserve nothing:
181*91f16700Schasinglulu  */
182*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_BASE	(PLAT_ARM_DRAM1_BASE + UL(0x40000000))
183*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_MAX_SIZE	(PLAT_ARM_DRAM1_SIZE - UL(0x40000000))
184*91f16700Schasinglulu 
185*91f16700Schasinglulu #define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
186*91f16700Schasinglulu #define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
187*91f16700Schasinglulu 
188*91f16700Schasinglulu /*
189*91f16700Schasinglulu  * PL011 related constants
190*91f16700Schasinglulu  */
191*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_BASE		V2M_IOFPGA_UART0_BASE
192*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_CLK_IN_HZ	V2M_IOFPGA_UART0_CLK_IN_HZ
193*91f16700Schasinglulu 
194*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
195*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ
196*91f16700Schasinglulu 
197*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_BASE	PLAT_ARM_RUN_UART_BASE
198*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PLAT_ARM_RUN_UART_CLK_IN_HZ
199*91f16700Schasinglulu 
200*91f16700Schasinglulu #define PLAT_ARM_TSP_UART_BASE		V2M_IOFPGA_UART2_BASE
201*91f16700Schasinglulu #define PLAT_ARM_TSP_UART_CLK_IN_HZ	V2M_IOFPGA_UART2_CLK_IN_HZ
202*91f16700Schasinglulu 
203*91f16700Schasinglulu /* CCI related constants */
204*91f16700Schasinglulu #define PLAT_FVP_R_CCI400_BASE		UL(0xac090000)
205*91f16700Schasinglulu #define PLAT_FVP_R_CCI400_CLUS0_SL_PORT	3
206*91f16700Schasinglulu #define PLAT_FVP_R_CCI400_CLUS1_SL_PORT	4
207*91f16700Schasinglulu 
208*91f16700Schasinglulu /* CCI-500/CCI-550 on Base platform */
209*91f16700Schasinglulu #define PLAT_FVP_R_CCI5XX_BASE		UL(0xaa000000)
210*91f16700Schasinglulu #define PLAT_FVP_R_CCI5XX_CLUS0_SL_PORT	5
211*91f16700Schasinglulu #define PLAT_FVP_R_CCI5XX_CLUS1_SL_PORT	6
212*91f16700Schasinglulu 
213*91f16700Schasinglulu /* System timer related constants */
214*91f16700Schasinglulu #define PLAT_ARM_NSTIMER_FRAME_ID	U(1)
215*91f16700Schasinglulu 
216*91f16700Schasinglulu /* Mailbox base address */
217*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE
218*91f16700Schasinglulu 
219*91f16700Schasinglulu 
220*91f16700Schasinglulu /* TrustZone controller related constants
221*91f16700Schasinglulu  *
222*91f16700Schasinglulu  * Currently only filters 0 and 2 are connected on Base FVP_R.
223*91f16700Schasinglulu  * Filter 0 : CPU clusters (no access to DRAM by default)
224*91f16700Schasinglulu  * Filter 1 : not connected
225*91f16700Schasinglulu  * Filter 2 : LCDs (access to VRAM allowed by default)
226*91f16700Schasinglulu  * Filter 3 : not connected
227*91f16700Schasinglulu  * Programming unconnected filters will have no effect at the
228*91f16700Schasinglulu  * moment. These filter could, however, be connected in future.
229*91f16700Schasinglulu  * So care should be taken not to configure the unused filters.
230*91f16700Schasinglulu  *
231*91f16700Schasinglulu  * Allow only non-secure access to all DRAM to supported devices.
232*91f16700Schasinglulu  * Give access to the CPUs and Virtio. Some devices
233*91f16700Schasinglulu  * would normally use the default ID so allow that too.
234*91f16700Schasinglulu  */
235*91f16700Schasinglulu #define PLAT_ARM_TZC_BASE		UL(0xaa4a0000)
236*91f16700Schasinglulu #define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT(0)
237*91f16700Schasinglulu 
238*91f16700Schasinglulu #define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
239*91f16700Schasinglulu 		TZC_REGION_ACCESS_RDWR(FVP_R_NSAID_DEFAULT)	|	\
240*91f16700Schasinglulu 		TZC_REGION_ACCESS_RDWR(FVP_R_NSAID_PCI)		|	\
241*91f16700Schasinglulu 		TZC_REGION_ACCESS_RDWR(FVP_R_NSAID_AP)		|	\
242*91f16700Schasinglulu 		TZC_REGION_ACCESS_RDWR(FVP_R_NSAID_VIRTIO)	|	\
243*91f16700Schasinglulu 		TZC_REGION_ACCESS_RDWR(FVP_R_NSAID_VIRTIO_OLD))
244*91f16700Schasinglulu 
245*91f16700Schasinglulu /*
246*91f16700Schasinglulu  * GIC related constants to cater for both GICv2 and GICv3 instances of an
247*91f16700Schasinglulu  * FVP_R. They could be overridden at runtime in case the FVP_R implements the
248*91f16700Schasinglulu  * legacy VE memory map.
249*91f16700Schasinglulu  */
250*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE		BASE_GICD_BASE
251*91f16700Schasinglulu #define PLAT_ARM_GICR_BASE		BASE_GICR_BASE
252*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE		BASE_GICC_BASE
253*91f16700Schasinglulu 
254*91f16700Schasinglulu #define PLAT_ARM_SP_IMAGE_STACK_BASE	(PLAT_SP_IMAGE_NS_BUF_BASE +	\
255*91f16700Schasinglulu 					 PLAT_SP_IMAGE_NS_BUF_SIZE)
256*91f16700Schasinglulu 
257*91f16700Schasinglulu #define PLAT_SP_PRI			PLAT_RAS_PRI
258*91f16700Schasinglulu 
259*91f16700Schasinglulu /*
260*91f16700Schasinglulu  * Physical and virtual address space limits for MPU in AARCH64 & AARCH32 modes
261*91f16700Schasinglulu  */
262*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 36)
263*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 36)
264*91f16700Schasinglulu 
265*91f16700Schasinglulu #define ARM_SOC_CONTINUATION_SHIFT	U(24)
266*91f16700Schasinglulu #define ARM_SOC_IDENTIFICATION_SHIFT	U(16)
267*91f16700Schasinglulu 
268*91f16700Schasinglulu #endif /* FVP_R_PLATFORM_DEF_H */
269