1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2014-2021, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef FVP_DEF_H 8*91f16700Schasinglulu #define FVP_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #ifndef FVP_CLUSTER_COUNT 13*91f16700Schasinglulu #error "FVP_CLUSTER_COUNT is not set in makefile" 14*91f16700Schasinglulu #endif 15*91f16700Schasinglulu 16*91f16700Schasinglulu #ifndef FVP_MAX_CPUS_PER_CLUSTER 17*91f16700Schasinglulu #error "FVP_MAX_CPUS_PER_CLUSTER is not set in makefile" 18*91f16700Schasinglulu #endif 19*91f16700Schasinglulu 20*91f16700Schasinglulu #ifndef FVP_MAX_PE_PER_CPU 21*91f16700Schasinglulu #error "FVP_MAX_PE_PER_CPU is not set in makefile" 22*91f16700Schasinglulu #endif 23*91f16700Schasinglulu 24*91f16700Schasinglulu #define FVP_PRIMARY_CPU 0x0 25*91f16700Schasinglulu 26*91f16700Schasinglulu /* Defines for the Interconnect build selection */ 27*91f16700Schasinglulu #define FVP_CCI 1 28*91f16700Schasinglulu #define FVP_CCN 2 29*91f16700Schasinglulu 30*91f16700Schasinglulu /****************************************************************************** 31*91f16700Schasinglulu * Definition of platform soc id 32*91f16700Schasinglulu *****************************************************************************/ 33*91f16700Schasinglulu #define FVP_SOC_ID 0 34*91f16700Schasinglulu 35*91f16700Schasinglulu /******************************************************************************* 36*91f16700Schasinglulu * FVP memory map related constants 37*91f16700Schasinglulu ******************************************************************************/ 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define FLASH1_BASE UL(0x0c000000) 40*91f16700Schasinglulu #define FLASH1_SIZE UL(0x04000000) 41*91f16700Schasinglulu 42*91f16700Schasinglulu #define PSRAM_BASE UL(0x14000000) 43*91f16700Schasinglulu #define PSRAM_SIZE UL(0x04000000) 44*91f16700Schasinglulu 45*91f16700Schasinglulu #define VRAM_BASE UL(0x18000000) 46*91f16700Schasinglulu #define VRAM_SIZE UL(0x02000000) 47*91f16700Schasinglulu 48*91f16700Schasinglulu /* Aggregate of all devices in the first GB */ 49*91f16700Schasinglulu #define DEVICE0_BASE UL(0x20000000) 50*91f16700Schasinglulu #define DEVICE0_SIZE UL(0x0c200000) 51*91f16700Schasinglulu 52*91f16700Schasinglulu /* 53*91f16700Schasinglulu * In case of FVP models with CCN, the CCN register space overlaps into 54*91f16700Schasinglulu * the NSRAM area. 55*91f16700Schasinglulu */ 56*91f16700Schasinglulu #if FVP_INTERCONNECT_DRIVER == FVP_CCN 57*91f16700Schasinglulu #define DEVICE1_BASE UL(0x2e000000) 58*91f16700Schasinglulu #define DEVICE1_SIZE UL(0x1A00000) 59*91f16700Schasinglulu #else 60*91f16700Schasinglulu #define DEVICE1_BASE BASE_GICD_BASE 61*91f16700Schasinglulu 62*91f16700Schasinglulu #if GIC_ENABLE_V4_EXTN 63*91f16700Schasinglulu /* GICv4 mapping: GICD + CORE_COUNT * 256KB */ 64*91f16700Schasinglulu #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ 65*91f16700Schasinglulu (PLATFORM_CORE_COUNT * 0x40000)) 66*91f16700Schasinglulu #else 67*91f16700Schasinglulu /* GICv2 and GICv3 mapping: GICD + CORE_COUNT * 128KB */ 68*91f16700Schasinglulu #define DEVICE1_SIZE ((BASE_GICR_BASE - BASE_GICD_BASE) + \ 69*91f16700Schasinglulu (PLATFORM_CORE_COUNT * 0x20000)) 70*91f16700Schasinglulu #endif /* GIC_ENABLE_V4_EXTN */ 71*91f16700Schasinglulu 72*91f16700Schasinglulu #define NSRAM_BASE UL(0x2e000000) 73*91f16700Schasinglulu #define NSRAM_SIZE UL(0x10000) 74*91f16700Schasinglulu #endif 75*91f16700Schasinglulu /* Devices in the second GB */ 76*91f16700Schasinglulu #define DEVICE2_BASE UL(0x7fe00000) 77*91f16700Schasinglulu #define DEVICE2_SIZE UL(0x00200000) 78*91f16700Schasinglulu 79*91f16700Schasinglulu #define PCIE_EXP_BASE UL(0x40000000) 80*91f16700Schasinglulu #define TZRNG_BASE UL(0x7fe60000) 81*91f16700Schasinglulu 82*91f16700Schasinglulu /* Non-volatile counters */ 83*91f16700Schasinglulu #define TRUSTED_NVCTR_BASE UL(0x7fe70000) 84*91f16700Schasinglulu #define TFW_NVCTR_BASE (TRUSTED_NVCTR_BASE + UL(0x0000)) 85*91f16700Schasinglulu #define TFW_NVCTR_SIZE UL(4) 86*91f16700Schasinglulu #define NTFW_CTR_BASE (TRUSTED_NVCTR_BASE + UL(0x0004)) 87*91f16700Schasinglulu #define NTFW_CTR_SIZE UL(4) 88*91f16700Schasinglulu 89*91f16700Schasinglulu /* Keys */ 90*91f16700Schasinglulu #define SOC_KEYS_BASE UL(0x7fe80000) 91*91f16700Schasinglulu #define TZ_PUB_KEY_HASH_BASE (SOC_KEYS_BASE + UL(0x0000)) 92*91f16700Schasinglulu #define TZ_PUB_KEY_HASH_SIZE UL(32) 93*91f16700Schasinglulu #define HU_KEY_BASE (SOC_KEYS_BASE + UL(0x0020)) 94*91f16700Schasinglulu #define HU_KEY_SIZE UL(16) 95*91f16700Schasinglulu #define END_KEY_BASE (SOC_KEYS_BASE + UL(0x0044)) 96*91f16700Schasinglulu #define END_KEY_SIZE UL(32) 97*91f16700Schasinglulu 98*91f16700Schasinglulu /* Constants to distinguish FVP type */ 99*91f16700Schasinglulu #define HBI_BASE_FVP U(0x020) 100*91f16700Schasinglulu #define REV_BASE_FVP_V0 U(0x0) 101*91f16700Schasinglulu #define REV_BASE_FVP_REVC U(0x2) 102*91f16700Schasinglulu 103*91f16700Schasinglulu #define HBI_FOUNDATION_FVP U(0x010) 104*91f16700Schasinglulu #define REV_FOUNDATION_FVP_V2_0 U(0x0) 105*91f16700Schasinglulu #define REV_FOUNDATION_FVP_V2_1 U(0x1) 106*91f16700Schasinglulu #define REV_FOUNDATION_FVP_v9_1 U(0x2) 107*91f16700Schasinglulu #define REV_FOUNDATION_FVP_v9_6 U(0x3) 108*91f16700Schasinglulu 109*91f16700Schasinglulu #define BLD_GIC_VE_MMAP U(0x0) 110*91f16700Schasinglulu #define BLD_GIC_A53A57_MMAP U(0x1) 111*91f16700Schasinglulu 112*91f16700Schasinglulu #define ARCH_MODEL U(0x1) 113*91f16700Schasinglulu 114*91f16700Schasinglulu /* FVP Power controller base address*/ 115*91f16700Schasinglulu #define PWRC_BASE UL(0x1c100000) 116*91f16700Schasinglulu 117*91f16700Schasinglulu /* FVP SP804 timer frequency is 35 MHz*/ 118*91f16700Schasinglulu #define SP804_TIMER_CLKMULT 1 119*91f16700Schasinglulu #define SP804_TIMER_CLKDIV 35 120*91f16700Schasinglulu 121*91f16700Schasinglulu /* SP810 controller. FVP specific flags */ 122*91f16700Schasinglulu #define FVP_SP810_CTRL_TIM0_OV BIT_32(16) 123*91f16700Schasinglulu #define FVP_SP810_CTRL_TIM1_OV BIT_32(18) 124*91f16700Schasinglulu #define FVP_SP810_CTRL_TIM2_OV BIT_32(20) 125*91f16700Schasinglulu #define FVP_SP810_CTRL_TIM3_OV BIT_32(22) 126*91f16700Schasinglulu 127*91f16700Schasinglulu /******************************************************************************* 128*91f16700Schasinglulu * GIC & interrupt handling related constants 129*91f16700Schasinglulu ******************************************************************************/ 130*91f16700Schasinglulu /* VE compatible GIC memory map */ 131*91f16700Schasinglulu #define VE_GICD_BASE UL(0x2c001000) 132*91f16700Schasinglulu #define VE_GICC_BASE UL(0x2c002000) 133*91f16700Schasinglulu #define VE_GICH_BASE UL(0x2c004000) 134*91f16700Schasinglulu #define VE_GICV_BASE UL(0x2c006000) 135*91f16700Schasinglulu 136*91f16700Schasinglulu /* Base FVP compatible GIC memory map */ 137*91f16700Schasinglulu #define BASE_GICD_BASE UL(0x2f000000) 138*91f16700Schasinglulu #define BASE_GICD_SIZE UL(0x10000) 139*91f16700Schasinglulu #define BASE_GICR_BASE UL(0x2f100000) 140*91f16700Schasinglulu 141*91f16700Schasinglulu #if GIC_ENABLE_V4_EXTN 142*91f16700Schasinglulu /* GICv4 redistributor size: 256KB */ 143*91f16700Schasinglulu #define BASE_GICR_SIZE UL(0x40000) 144*91f16700Schasinglulu #else 145*91f16700Schasinglulu #define BASE_GICR_SIZE UL(0x20000) 146*91f16700Schasinglulu #endif /* GIC_ENABLE_V4_EXTN */ 147*91f16700Schasinglulu 148*91f16700Schasinglulu #define BASE_GICC_BASE UL(0x2c000000) 149*91f16700Schasinglulu #define BASE_GICH_BASE UL(0x2c010000) 150*91f16700Schasinglulu #define BASE_GICV_BASE UL(0x2c02f000) 151*91f16700Schasinglulu 152*91f16700Schasinglulu #define FVP_IRQ_TZ_WDOG 56 153*91f16700Schasinglulu #define FVP_IRQ_SEC_SYS_TIMER 57 154*91f16700Schasinglulu 155*91f16700Schasinglulu /******************************************************************************* 156*91f16700Schasinglulu * TrustZone address space controller related constants 157*91f16700Schasinglulu ******************************************************************************/ 158*91f16700Schasinglulu 159*91f16700Schasinglulu /* NSAIDs used by devices in TZC filter 0 on FVP */ 160*91f16700Schasinglulu #define FVP_NSAID_DEFAULT 0 161*91f16700Schasinglulu #define FVP_NSAID_PCI 1 162*91f16700Schasinglulu #define FVP_NSAID_VIRTIO 8 /* from FVP v5.6 onwards */ 163*91f16700Schasinglulu #define FVP_NSAID_AP 9 /* Application Processors */ 164*91f16700Schasinglulu #define FVP_NSAID_VIRTIO_OLD 15 /* until FVP v5.5 */ 165*91f16700Schasinglulu 166*91f16700Schasinglulu /* NSAIDs used by devices in TZC filter 2 on FVP */ 167*91f16700Schasinglulu #define FVP_NSAID_HDLCD0 2 168*91f16700Schasinglulu #define FVP_NSAID_CLCD 7 169*91f16700Schasinglulu 170*91f16700Schasinglulu /******************************************************************************* 171*91f16700Schasinglulu * Memprotect definitions 172*91f16700Schasinglulu ******************************************************************************/ 173*91f16700Schasinglulu /* PSCI memory protect definitions: 174*91f16700Schasinglulu * This variable is stored in a non-secure flash because some ARM reference 175*91f16700Schasinglulu * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT 176*91f16700Schasinglulu * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions. 177*91f16700Schasinglulu */ 178*91f16700Schasinglulu #define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \ 179*91f16700Schasinglulu V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE) 180*91f16700Schasinglulu 181*91f16700Schasinglulu #endif /* FVP_DEF_H */ 182