1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <common/debug.h> 10*91f16700Schasinglulu #include <common/desc_image_load.h> 11*91f16700Schasinglulu #include <drivers/arm/sp804_delay_timer.h> 12*91f16700Schasinglulu #include <lib/fconf/fconf.h> 13*91f16700Schasinglulu #include <lib/fconf/fconf_dyn_cfg_getter.h> 14*91f16700Schasinglulu #include <lib/transfer_list.h> 15*91f16700Schasinglulu 16*91f16700Schasinglulu #include <plat/arm/common/plat_arm.h> 17*91f16700Schasinglulu #include <plat/common/platform.h> 18*91f16700Schasinglulu #include <platform_def.h> 19*91f16700Schasinglulu 20*91f16700Schasinglulu #include "fvp_private.h" 21*91f16700Schasinglulu 22*91f16700Schasinglulu static struct transfer_list_header *ns_tl __unused; 23*91f16700Schasinglulu 24*91f16700Schasinglulu void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) 25*91f16700Schasinglulu { 26*91f16700Schasinglulu arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* Initialize the platform config for future decision making */ 29*91f16700Schasinglulu fvp_config_setup(); 30*91f16700Schasinglulu } 31*91f16700Schasinglulu 32*91f16700Schasinglulu void bl2_platform_setup(void) 33*91f16700Schasinglulu { 34*91f16700Schasinglulu arm_bl2_platform_setup(); 35*91f16700Schasinglulu 36*91f16700Schasinglulu #if TRANSFER_LIST 37*91f16700Schasinglulu ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE, FW_HANDOFF_SIZE); 38*91f16700Schasinglulu assert(ns_tl != NULL); 39*91f16700Schasinglulu #endif 40*91f16700Schasinglulu /* Initialize System level generic or SP804 timer */ 41*91f16700Schasinglulu fvp_timer_init(); 42*91f16700Schasinglulu } 43*91f16700Schasinglulu 44*91f16700Schasinglulu /******************************************************************************* 45*91f16700Schasinglulu * This function returns the list of executable images 46*91f16700Schasinglulu ******************************************************************************/ 47*91f16700Schasinglulu struct bl_params *plat_get_next_bl_params(void) 48*91f16700Schasinglulu { 49*91f16700Schasinglulu struct bl_params *arm_bl_params; 50*91f16700Schasinglulu const struct dyn_cfg_dtb_info_t *hw_config_info __unused; 51*91f16700Schasinglulu struct transfer_list_entry *te __unused; 52*91f16700Schasinglulu bl_mem_params_node_t *param_node __unused; 53*91f16700Schasinglulu 54*91f16700Schasinglulu arm_bl_params = arm_get_next_bl_params(); 55*91f16700Schasinglulu 56*91f16700Schasinglulu #if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE 57*91f16700Schasinglulu const struct dyn_cfg_dtb_info_t *fw_config_info; 58*91f16700Schasinglulu uintptr_t fw_config_base = 0UL; 59*91f16700Schasinglulu 60*91f16700Schasinglulu #if __aarch64__ 61*91f16700Schasinglulu /* Get BL31 image node */ 62*91f16700Schasinglulu param_node = get_bl_mem_params_node(BL31_IMAGE_ID); 63*91f16700Schasinglulu #else /* aarch32 */ 64*91f16700Schasinglulu /* Get SP_MIN image node */ 65*91f16700Schasinglulu param_node = get_bl_mem_params_node(BL32_IMAGE_ID); 66*91f16700Schasinglulu #endif /* __aarch64__ */ 67*91f16700Schasinglulu assert(param_node != NULL); 68*91f16700Schasinglulu 69*91f16700Schasinglulu /* Update the next image's ep info with the FW config address */ 70*91f16700Schasinglulu fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, FW_CONFIG_ID); 71*91f16700Schasinglulu assert(fw_config_info != NULL); 72*91f16700Schasinglulu 73*91f16700Schasinglulu fw_config_base = fw_config_info->config_addr; 74*91f16700Schasinglulu assert(fw_config_base != 0UL); 75*91f16700Schasinglulu 76*91f16700Schasinglulu param_node->ep_info.args.arg1 = (uint32_t)fw_config_base; 77*91f16700Schasinglulu 78*91f16700Schasinglulu /* Update BL33's ep info with the NS HW config address */ 79*91f16700Schasinglulu param_node = get_bl_mem_params_node(BL33_IMAGE_ID); 80*91f16700Schasinglulu assert(param_node != NULL); 81*91f16700Schasinglulu 82*91f16700Schasinglulu #if TRANSFER_LIST 83*91f16700Schasinglulu /* Update BL33's ep info with NS HW config address */ 84*91f16700Schasinglulu te = transfer_list_find(ns_tl, TL_TAG_FDT); 85*91f16700Schasinglulu assert(te != NULL); 86*91f16700Schasinglulu 87*91f16700Schasinglulu param_node->ep_info.args.arg1 = TRANSFER_LIST_SIGNATURE | 88*91f16700Schasinglulu REGISTER_CONVENTION_VERSION_MASK; 89*91f16700Schasinglulu param_node->ep_info.args.arg2 = 0; 90*91f16700Schasinglulu param_node->ep_info.args.arg3 = (uintptr_t)ns_tl; 91*91f16700Schasinglulu param_node->ep_info.args.arg0 = 92*91f16700Schasinglulu te ? (uintptr_t)transfer_list_entry_data(te) : 0; 93*91f16700Schasinglulu #else 94*91f16700Schasinglulu hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 95*91f16700Schasinglulu assert(hw_config_info != NULL); 96*91f16700Schasinglulu 97*91f16700Schasinglulu param_node->ep_info.args.arg1 = hw_config_info->secondary_config_addr; 98*91f16700Schasinglulu #endif /* TRANSFER_LIST */ 99*91f16700Schasinglulu #endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */ 100*91f16700Schasinglulu 101*91f16700Schasinglulu return arm_bl_params; 102*91f16700Schasinglulu } 103*91f16700Schasinglulu 104*91f16700Schasinglulu int bl2_plat_handle_post_image_load(unsigned int image_id) 105*91f16700Schasinglulu { 106*91f16700Schasinglulu #if !RESET_TO_BL2 && !EL3_PAYLOAD_BASE 107*91f16700Schasinglulu if (image_id == HW_CONFIG_ID) { 108*91f16700Schasinglulu const struct dyn_cfg_dtb_info_t *hw_config_info; 109*91f16700Schasinglulu struct transfer_list_entry *te __unused; 110*91f16700Schasinglulu 111*91f16700Schasinglulu const bl_mem_params_node_t *param_node = 112*91f16700Schasinglulu get_bl_mem_params_node(image_id); 113*91f16700Schasinglulu assert(param_node != NULL); 114*91f16700Schasinglulu 115*91f16700Schasinglulu hw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, HW_CONFIG_ID); 116*91f16700Schasinglulu assert(hw_config_info != NULL); 117*91f16700Schasinglulu 118*91f16700Schasinglulu #if TRANSFER_LIST 119*91f16700Schasinglulu /* Update BL33's ep info with NS HW config address */ 120*91f16700Schasinglulu te = transfer_list_add(ns_tl, TL_TAG_FDT, 121*91f16700Schasinglulu param_node->image_info.image_size, 122*91f16700Schasinglulu (void *)hw_config_info->config_addr); 123*91f16700Schasinglulu assert(te != NULL); 124*91f16700Schasinglulu #else 125*91f16700Schasinglulu memcpy((void *)hw_config_info->secondary_config_addr, 126*91f16700Schasinglulu (void *)hw_config_info->config_addr, 127*91f16700Schasinglulu (size_t)param_node->image_info.image_size); 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* 130*91f16700Schasinglulu * Ensure HW-config device tree is committed to memory, as the HW-Config 131*91f16700Schasinglulu * might be used without cache and MMU enabled at BL33. 132*91f16700Schasinglulu */ 133*91f16700Schasinglulu flush_dcache_range(hw_config_info->secondary_config_addr, 134*91f16700Schasinglulu param_node->image_info.image_size); 135*91f16700Schasinglulu #endif /* TRANSFER_LIST */ 136*91f16700Schasinglulu } 137*91f16700Schasinglulu #endif /* !RESET_TO_BL2 && !EL3_PAYLOAD_BASE */ 138*91f16700Schasinglulu 139*91f16700Schasinglulu return arm_bl2_plat_handle_post_image_load(image_id); 140*91f16700Schasinglulu } 141