1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2019-2020, Arm Limited. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H 8*91f16700Schasinglulu #define PLATFORM_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <common/tbbr/tbbr_img_def.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_defs.h> 13*91f16700Schasinglulu #include <plat/arm/board/common/v2m_def.h> 14*91f16700Schasinglulu #include <plat/arm/common/smccc_def.h> 15*91f16700Schasinglulu #include <plat/common/common_def.h> 16*91f16700Schasinglulu 17*91f16700Schasinglulu /* Memory location options for TSP */ 18*91f16700Schasinglulu #define ARM_DRAM_ID 2 19*91f16700Schasinglulu 20*91f16700Schasinglulu #define ARM_DRAM1_BASE UL(0x80000000) 21*91f16700Schasinglulu #define ARM_DRAM1_SIZE UL(0x80000000) 22*91f16700Schasinglulu #define ARM_DRAM1_END (ARM_DRAM1_BASE + \ 23*91f16700Schasinglulu ARM_DRAM1_SIZE - 1) 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define SRAM_BASE 0x2000000 26*91f16700Schasinglulu #define SRAM_SIZE 0x200000 27*91f16700Schasinglulu 28*91f16700Schasinglulu /* The first 4KB of NS DRAM1 are used as shared memory */ 29*91f16700Schasinglulu #define A5DS_SHARED_RAM_BASE SRAM_BASE 30*91f16700Schasinglulu #define A5DS_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 31*91f16700Schasinglulu 32*91f16700Schasinglulu /* The next 252 kB of NS DRAM is used to load the BL images */ 33*91f16700Schasinglulu #define ARM_BL_RAM_BASE (A5DS_SHARED_RAM_BASE + \ 34*91f16700Schasinglulu A5DS_SHARED_RAM_SIZE) 35*91f16700Schasinglulu #define ARM_BL_RAM_SIZE (PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE - \ 36*91f16700Schasinglulu A5DS_SHARED_RAM_SIZE) 37*91f16700Schasinglulu 38*91f16700Schasinglulu #define PERIPHBASE 0x1a000000 39*91f16700Schasinglulu #define PERIPH_SIZE 0x00240000 40*91f16700Schasinglulu #define A5_PERIPHERALS_BASE 0x1c000000 41*91f16700Schasinglulu #define A5_PERIPHERALS_SIZE 0x10000 42*91f16700Schasinglulu 43*91f16700Schasinglulu #define ARM_CACHE_WRITEBACK_SHIFT 5 44*91f16700Schasinglulu 45*91f16700Schasinglulu #define ARM_IRQ_SEC_PHY_TIMER 29 46*91f16700Schasinglulu 47*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_0 8 48*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_1 9 49*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_2 10 50*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_3 11 51*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_4 12 52*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_5 13 53*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_6 14 54*91f16700Schasinglulu #define ARM_IRQ_SEC_SGI_7 15 55*91f16700Schasinglulu 56*91f16700Schasinglulu /* 57*91f16700Schasinglulu * Define a list of Group 1 Secure and Group 0 interrupt properties as per GICv3 58*91f16700Schasinglulu * terminology. On a GICv2 system or mode, the lists will be merged and treated 59*91f16700Schasinglulu * as Group 0 interrupts. 60*91f16700Schasinglulu */ 61*91f16700Schasinglulu #define ARM_G1S_IRQ_PROPS(grp) \ 62*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 63*91f16700Schasinglulu GIC_INTR_CFG_LEVEL), \ 64*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 65*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 66*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 67*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 68*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 69*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 70*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 71*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 72*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 73*91f16700Schasinglulu GIC_INTR_CFG_EDGE), \ 74*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 75*91f16700Schasinglulu GIC_INTR_CFG_EDGE) 76*91f16700Schasinglulu 77*91f16700Schasinglulu #define ARM_G0_IRQ_PROPS(grp) \ 78*91f16700Schasinglulu INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 79*91f16700Schasinglulu GIC_INTR_CFG_EDGE) 80*91f16700Schasinglulu 81*91f16700Schasinglulu #define A5DS_IRQ_TZ_WDOG 56 82*91f16700Schasinglulu #define A5DS_IRQ_SEC_SYS_TIMER 57 83*91f16700Schasinglulu 84*91f16700Schasinglulu /* Default cluster count for A5DS */ 85*91f16700Schasinglulu #define A5DS_CLUSTER_COUNT U(1) 86*91f16700Schasinglulu 87*91f16700Schasinglulu /* Default number of CPUs per cluster on A5DS */ 88*91f16700Schasinglulu #define A5DS_MAX_CPUS_PER_CLUSTER U(4) 89*91f16700Schasinglulu 90*91f16700Schasinglulu /* Default number of threads per CPU on A5DS */ 91*91f16700Schasinglulu #define A5DS_MAX_PE_PER_CPU U(1) 92*91f16700Schasinglulu 93*91f16700Schasinglulu #define A5DS_CORE_COUNT U(4) 94*91f16700Schasinglulu 95*91f16700Schasinglulu #define A5DS_PRIMARY_CPU 0x0 96*91f16700Schasinglulu 97*91f16700Schasinglulu #define BOOT_BASE ARM_DRAM1_BASE 98*91f16700Schasinglulu #define BOOT_SIZE UL(0x2800000) 99*91f16700Schasinglulu 100*91f16700Schasinglulu #define ARM_NS_DRAM1_BASE (ARM_DRAM1_BASE + BOOT_SIZE) 101*91f16700Schasinglulu /* 102*91f16700Schasinglulu * The last 2MB is meant to be NOLOAD and will not be zero 103*91f16700Schasinglulu * initialized. 104*91f16700Schasinglulu */ 105*91f16700Schasinglulu #define ARM_NS_DRAM1_SIZE (ARM_DRAM1_SIZE - \ 106*91f16700Schasinglulu BOOT_SIZE - \ 107*91f16700Schasinglulu 0x00200000) 108*91f16700Schasinglulu 109*91f16700Schasinglulu #define MAP_BOOT_RW MAP_REGION_FLAT( \ 110*91f16700Schasinglulu BOOT_BASE, \ 111*91f16700Schasinglulu BOOT_SIZE, \ 112*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE) 113*91f16700Schasinglulu 114*91f16700Schasinglulu #define ARM_MAP_SHARED_RAM MAP_REGION_FLAT( \ 115*91f16700Schasinglulu A5DS_SHARED_RAM_BASE, \ 116*91f16700Schasinglulu A5DS_SHARED_RAM_SIZE, \ 117*91f16700Schasinglulu MT_MEMORY | MT_RW | MT_SECURE) 118*91f16700Schasinglulu 119*91f16700Schasinglulu #define ARM_MAP_NS_DRAM1 MAP_REGION_FLAT( \ 120*91f16700Schasinglulu ARM_NS_DRAM1_BASE, \ 121*91f16700Schasinglulu ARM_NS_DRAM1_SIZE, \ 122*91f16700Schasinglulu MT_MEMORY | MT_RW | MT_NS) 123*91f16700Schasinglulu 124*91f16700Schasinglulu #define ARM_MAP_SRAM MAP_REGION_FLAT( \ 125*91f16700Schasinglulu SRAM_BASE, \ 126*91f16700Schasinglulu SRAM_SIZE, \ 127*91f16700Schasinglulu MT_MEMORY | MT_RW | MT_NS) 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* 130*91f16700Schasinglulu * Mapping for the BL1 RW region. This mapping is needed by BL2 in order to 131*91f16700Schasinglulu * share the Mbed TLS heap. Since the heap is allocated inside BL1, it resides 132*91f16700Schasinglulu * in the BL1 RW region. Hence, BL2 needs access to the BL1 RW region in order 133*91f16700Schasinglulu * to be able to access the heap. 134*91f16700Schasinglulu */ 135*91f16700Schasinglulu 136*91f16700Schasinglulu #define ARM_MAP_BL_RO MAP_REGION_FLAT(\ 137*91f16700Schasinglulu BL_CODE_BASE,\ 138*91f16700Schasinglulu BL_CODE_END - BL_CODE_BASE,\ 139*91f16700Schasinglulu MT_CODE | MT_SECURE),\ 140*91f16700Schasinglulu MAP_REGION_FLAT(\ 141*91f16700Schasinglulu BL_RO_DATA_BASE,\ 142*91f16700Schasinglulu BL_RO_DATA_END\ 143*91f16700Schasinglulu - BL_RO_DATA_BASE, \ 144*91f16700Schasinglulu MT_RO_DATA | MT_SECURE) 145*91f16700Schasinglulu 146*91f16700Schasinglulu #if USE_COHERENT_MEM 147*91f16700Schasinglulu #define ARM_MAP_BL_COHERENT_RAM MAP_REGION_FLAT(\ 148*91f16700Schasinglulu BL_COHERENT_RAM_BASE,\ 149*91f16700Schasinglulu BL_COHERENT_RAM_END \ 150*91f16700Schasinglulu - BL_COHERENT_RAM_BASE, \ 151*91f16700Schasinglulu MT_DEVICE | MT_RW | MT_SECURE) 152*91f16700Schasinglulu #endif 153*91f16700Schasinglulu 154*91f16700Schasinglulu /* 155*91f16700Schasinglulu * Map the region for device tree configuration with read and write permissions 156*91f16700Schasinglulu */ 157*91f16700Schasinglulu #define ARM_MAP_BL_CONFIG_REGION MAP_REGION_FLAT(ARM_BL_RAM_BASE, \ 158*91f16700Schasinglulu (ARM_FW_CONFIGS_LIMIT \ 159*91f16700Schasinglulu - ARM_BL_RAM_BASE), \ 160*91f16700Schasinglulu MT_MEMORY | MT_RW | MT_SECURE) 161*91f16700Schasinglulu 162*91f16700Schasinglulu /* 163*91f16700Schasinglulu * The max number of regions like RO(code), coherent and data required by 164*91f16700Schasinglulu * different BL stages which need to be mapped in the MMU. 165*91f16700Schasinglulu */ 166*91f16700Schasinglulu #define ARM_BL_REGIONS 6 167*91f16700Schasinglulu 168*91f16700Schasinglulu #define MAX_MMAP_REGIONS (PLAT_ARM_MMAP_ENTRIES + \ 169*91f16700Schasinglulu ARM_BL_REGIONS) 170*91f16700Schasinglulu 171*91f16700Schasinglulu /* Memory mapped Generic timer interfaces */ 172*91f16700Schasinglulu #define A5DS_TIMER_BASE_FREQUENCY UL(7500000) 173*91f16700Schasinglulu 174*91f16700Schasinglulu #define ARM_CONSOLE_BAUDRATE 115200 175*91f16700Schasinglulu 176*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 177*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 178*91f16700Schasinglulu 179*91f16700Schasinglulu /* 180*91f16700Schasinglulu * This macro defines the deepest retention state possible. A higher state 181*91f16700Schasinglulu * id will represent an invalid or a power down state. 182*91f16700Schasinglulu */ 183*91f16700Schasinglulu #define PLAT_MAX_RET_STATE 1 184*91f16700Schasinglulu 185*91f16700Schasinglulu /* 186*91f16700Schasinglulu * This macro defines the deepest power down states possible. Any state ID 187*91f16700Schasinglulu * higher than this is invalid. 188*91f16700Schasinglulu */ 189*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE 2 190*91f16700Schasinglulu 191*91f16700Schasinglulu /* 192*91f16700Schasinglulu * Some data must be aligned on the biggest cache line size in the platform. 193*91f16700Schasinglulu * This is known only to the platform as it might have a combination of 194*91f16700Schasinglulu * integrated and external caches. 195*91f16700Schasinglulu */ 196*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE (U(1) << ARM_CACHE_WRITEBACK_SHIFT) 197*91f16700Schasinglulu 198*91f16700Schasinglulu /* 199*91f16700Schasinglulu * To enable FW_CONFIG to be loaded by BL1, define the corresponding base 200*91f16700Schasinglulu * and limit. Leave enough space of BL2 meminfo. 201*91f16700Schasinglulu */ 202*91f16700Schasinglulu #define ARM_FW_CONFIG_BASE (ARM_BL_RAM_BASE + sizeof(meminfo_t)) 203*91f16700Schasinglulu #define ARM_FW_CONFIG_LIMIT (ARM_BL_RAM_BASE + PAGE_SIZE) 204*91f16700Schasinglulu 205*91f16700Schasinglulu /* 206*91f16700Schasinglulu * Define limit of firmware configuration memory: 207*91f16700Schasinglulu * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory 208*91f16700Schasinglulu */ 209*91f16700Schasinglulu #define ARM_FW_CONFIGS_LIMIT (ARM_BL_RAM_BASE + (PAGE_SIZE * 2)) 210*91f16700Schasinglulu 211*91f16700Schasinglulu /******************************************************************************* 212*91f16700Schasinglulu * BL1 specific defines. 213*91f16700Schasinglulu * BL1 RW data is relocated from ROM to RAM at runtime so we need 2 sets of 214*91f16700Schasinglulu * addresses. 215*91f16700Schasinglulu ******************************************************************************/ 216*91f16700Schasinglulu #define BL1_RO_BASE 0x00000000 217*91f16700Schasinglulu #define BL1_RO_LIMIT PLAT_ARM_TRUSTED_ROM_SIZE 218*91f16700Schasinglulu /* 219*91f16700Schasinglulu * Put BL1 RW at the top of the memory allocated for BL images in NS DRAM. 220*91f16700Schasinglulu */ 221*91f16700Schasinglulu #define BL1_RW_BASE (ARM_BL_RAM_BASE + \ 222*91f16700Schasinglulu ARM_BL_RAM_SIZE - \ 223*91f16700Schasinglulu (PLAT_ARM_MAX_BL1_RW_SIZE)) 224*91f16700Schasinglulu #define BL1_RW_LIMIT (ARM_BL_RAM_BASE + \ 225*91f16700Schasinglulu (ARM_BL_RAM_SIZE)) 226*91f16700Schasinglulu /******************************************************************************* 227*91f16700Schasinglulu * BL2 specific defines. 228*91f16700Schasinglulu ******************************************************************************/ 229*91f16700Schasinglulu 230*91f16700Schasinglulu /* 231*91f16700Schasinglulu * Put BL2 just below BL1. 232*91f16700Schasinglulu */ 233*91f16700Schasinglulu #define BL2_BASE (BL1_RW_BASE - A5DS_MAX_BL2_SIZE) 234*91f16700Schasinglulu #define BL2_LIMIT BL1_RW_BASE 235*91f16700Schasinglulu 236*91f16700Schasinglulu /* Put BL32 below BL2 in NS DRAM.*/ 237*91f16700Schasinglulu #define ARM_BL2_MEM_DESC_BASE ARM_FW_CONFIG_LIMIT 238*91f16700Schasinglulu #define ARM_BL2_MEM_DESC_LIMIT (ARM_BL2_MEM_DESC_BASE \ 239*91f16700Schasinglulu + (PAGE_SIZE / 2U)) 240*91f16700Schasinglulu 241*91f16700Schasinglulu #define BL32_BASE ((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)\ 242*91f16700Schasinglulu - PLAT_ARM_MAX_BL32_SIZE) 243*91f16700Schasinglulu #define BL32_PROGBITS_LIMIT BL2_BASE 244*91f16700Schasinglulu #define BL32_LIMIT (ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) 245*91f16700Schasinglulu 246*91f16700Schasinglulu /* Required platform porting definitions */ 247*91f16700Schasinglulu #define PLATFORM_CORE_COUNT A5DS_CORE_COUNT 248*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS (A5DS_CLUSTER_COUNT + \ 249*91f16700Schasinglulu PLATFORM_CORE_COUNT) + U(1) 250*91f16700Schasinglulu 251*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL 2 252*91f16700Schasinglulu 253*91f16700Schasinglulu /* 254*91f16700Schasinglulu * Other platform porting definitions are provided by included headers 255*91f16700Schasinglulu */ 256*91f16700Schasinglulu 257*91f16700Schasinglulu /* 258*91f16700Schasinglulu * Required ARM standard platform porting definitions 259*91f16700Schasinglulu */ 260*91f16700Schasinglulu 261*91f16700Schasinglulu #define PLAT_ARM_BL_PLUS_SHARED_RAM_SIZE 0x00040000 /* 256 KB */ 262*91f16700Schasinglulu 263*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000 264*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_ROM_SIZE 0x10000 /* 64KB */ 265*91f16700Schasinglulu 266*91f16700Schasinglulu #define PLAT_ARM_DRAM2_SIZE ULL(0x80000000) 267*91f16700Schasinglulu 268*91f16700Schasinglulu /* 269*91f16700Schasinglulu * Load address of BL33 for this platform port 270*91f16700Schasinglulu */ 271*91f16700Schasinglulu #define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + U(0x8000000)) 272*91f16700Schasinglulu 273*91f16700Schasinglulu /* 274*91f16700Schasinglulu * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the 275*91f16700Schasinglulu * plat_arm_mmap array defined for each BL stage. 276*91f16700Schasinglulu */ 277*91f16700Schasinglulu #if defined(IMAGE_BL32) 278*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES 8 279*91f16700Schasinglulu # define MAX_XLAT_TABLES 6 280*91f16700Schasinglulu #else 281*91f16700Schasinglulu # define PLAT_ARM_MMAP_ENTRIES 12 282*91f16700Schasinglulu # define MAX_XLAT_TABLES 6 283*91f16700Schasinglulu #endif 284*91f16700Schasinglulu 285*91f16700Schasinglulu /* 286*91f16700Schasinglulu * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 287*91f16700Schasinglulu * plus a little space for growth. 288*91f16700Schasinglulu */ 289*91f16700Schasinglulu #define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000 290*91f16700Schasinglulu 291*91f16700Schasinglulu /* 292*91f16700Schasinglulu * A5DS_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a 293*91f16700Schasinglulu * little space for growth. 294*91f16700Schasinglulu */ 295*91f16700Schasinglulu #define A5DS_MAX_BL2_SIZE 0x11000 296*91f16700Schasinglulu 297*91f16700Schasinglulu /* 298*91f16700Schasinglulu * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is 299*91f16700Schasinglulu * calculated using the current SP_MIN PROGBITS debug size plus the sizes of 300*91f16700Schasinglulu * BL2 and BL1-RW 301*91f16700Schasinglulu */ 302*91f16700Schasinglulu #define PLAT_ARM_MAX_BL32_SIZE 0x3B000 303*91f16700Schasinglulu /* 304*91f16700Schasinglulu * Size of cacheable stacks 305*91f16700Schasinglulu */ 306*91f16700Schasinglulu #if defined(IMAGE_BL1) 307*91f16700Schasinglulu # define PLATFORM_STACK_SIZE 0x440 308*91f16700Schasinglulu #elif defined(IMAGE_BL2) 309*91f16700Schasinglulu # define PLATFORM_STACK_SIZE 0x400 310*91f16700Schasinglulu #elif defined(IMAGE_BL32) 311*91f16700Schasinglulu # define PLATFORM_STACK_SIZE 0x440 312*91f16700Schasinglulu #endif 313*91f16700Schasinglulu 314*91f16700Schasinglulu #define MAX_IO_DEVICES 3 315*91f16700Schasinglulu #define MAX_IO_HANDLES 4 316*91f16700Schasinglulu 317*91f16700Schasinglulu /* Reserve the last block of flash for PSCI MEM PROTECT flag */ 318*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_BASE BOOT_BASE 319*91f16700Schasinglulu #define PLAT_ARM_FLASH_IMAGE_MAX_SIZE (BOOT_SIZE - V2M_FLASH_BLOCK_SIZE) 320*91f16700Schasinglulu 321*91f16700Schasinglulu #define PLAT_ARM_NVM_BASE BOOT_BASE 322*91f16700Schasinglulu #define PLAT_ARM_NVM_SIZE (BOOT_SIZE - V2M_FLASH_BLOCK_SIZE) 323*91f16700Schasinglulu 324*91f16700Schasinglulu /* 325*91f16700Schasinglulu * PL011 related constants 326*91f16700Schasinglulu */ 327*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_BASE 0x1A200000 328*91f16700Schasinglulu #define PLAT_ARM_BOOT_UART_CLK_IN_HZ UL(7500000) 329*91f16700Schasinglulu 330*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_BASE 0x1A210000 331*91f16700Schasinglulu #define PLAT_ARM_RUN_UART_CLK_IN_HZ UL(7500000) 332*91f16700Schasinglulu 333*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE 334*91f16700Schasinglulu #define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ 335*91f16700Schasinglulu 336*91f16700Schasinglulu #define A5DS_TIMER_BASE_FREQUENCY UL(7500000) 337*91f16700Schasinglulu 338*91f16700Schasinglulu /* System timer related constants */ 339*91f16700Schasinglulu #define PLAT_ARM_NSTIMER_FRAME_ID 1 340*91f16700Schasinglulu 341*91f16700Schasinglulu /* Mailbox base address */ 342*91f16700Schasinglulu #define A5DS_TRUSTED_MAILBOX_BASE A5DS_SHARED_RAM_BASE 343*91f16700Schasinglulu #define A5DS_TRUSTED_MAILBOX_SIZE (8 + A5DS_HOLD_SIZE) 344*91f16700Schasinglulu #define A5DS_HOLD_BASE (A5DS_TRUSTED_MAILBOX_BASE + 8) 345*91f16700Schasinglulu #define A5DS_HOLD_SIZE (PLATFORM_CORE_COUNT * \ 346*91f16700Schasinglulu A5DS_HOLD_ENTRY_SIZE) 347*91f16700Schasinglulu #define A5DS_HOLD_ENTRY_SHIFT 3 348*91f16700Schasinglulu #define A5DS_HOLD_ENTRY_SIZE (1 << A5DS_HOLD_ENTRY_SHIFT) 349*91f16700Schasinglulu #define A5DS_HOLD_STATE_WAIT 0 350*91f16700Schasinglulu #define A5DS_HOLD_STATE_GO 1 351*91f16700Schasinglulu 352*91f16700Schasinglulu /* Snoop Control Unit base address */ 353*91f16700Schasinglulu #define A5DS_SCU_BASE 0x1C000000 354*91f16700Schasinglulu 355*91f16700Schasinglulu /* 356*91f16700Schasinglulu * GIC related constants to cater for GICv2 357*91f16700Schasinglulu */ 358*91f16700Schasinglulu #define PLAT_ARM_GICD_BASE 0x1C001000 359*91f16700Schasinglulu #define PLAT_ARM_GICC_BASE 0x1C000100 360*91f16700Schasinglulu 361*91f16700Schasinglulu /* 362*91f16700Schasinglulu * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3 363*91f16700Schasinglulu * terminology. On a GICv2 system or mode, the lists will be merged and treated 364*91f16700Schasinglulu * as Group 0 interrupts. 365*91f16700Schasinglulu */ 366*91f16700Schasinglulu #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 367*91f16700Schasinglulu ARM_G1S_IRQ_PROPS(grp), \ 368*91f16700Schasinglulu INTR_PROP_DESC(A5DS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \ 369*91f16700Schasinglulu GIC_INTR_CFG_LEVEL), \ 370*91f16700Schasinglulu INTR_PROP_DESC(A5DS_IRQ_SEC_SYS_TIMER,\ 371*91f16700Schasinglulu GIC_HIGHEST_SEC_PRIORITY, (grp), \ 372*91f16700Schasinglulu GIC_INTR_CFG_LEVEL) 373*91f16700Schasinglulu 374*91f16700Schasinglulu #define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp) 375*91f16700Schasinglulu 376*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */ 377