1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef GXL_DEF_H 8*91f16700Schasinglulu #define GXL_DEF_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu /******************************************************************************* 13*91f16700Schasinglulu * System oscillator 14*91f16700Schasinglulu ******************************************************************************/ 15*91f16700Schasinglulu #define AML_OSC24M_CLK_IN_HZ ULL(24000000) /* 24 MHz */ 16*91f16700Schasinglulu 17*91f16700Schasinglulu /******************************************************************************* 18*91f16700Schasinglulu * Memory regions 19*91f16700Schasinglulu ******************************************************************************/ 20*91f16700Schasinglulu #define AML_NSDRAM0_BASE UL(0x01000000) 21*91f16700Schasinglulu #define AML_NSDRAM0_SIZE UL(0x0F000000) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define AML_NSDRAM1_BASE UL(0x10000000) 24*91f16700Schasinglulu #define AML_NSDRAM1_SIZE UL(0x00100000) 25*91f16700Schasinglulu 26*91f16700Schasinglulu #define BL31_BASE UL(0x05100000) 27*91f16700Schasinglulu #define BL31_SIZE UL(0x000C0000) 28*91f16700Schasinglulu #define BL31_LIMIT (BL31_BASE + BL31_SIZE) 29*91f16700Schasinglulu 30*91f16700Schasinglulu /* Shared memory used for SMC services */ 31*91f16700Schasinglulu #define AML_SHARE_MEM_INPUT_BASE UL(0x050FE000) 32*91f16700Schasinglulu #define AML_SHARE_MEM_OUTPUT_BASE UL(0x050FF000) 33*91f16700Schasinglulu 34*91f16700Schasinglulu #define AML_SEC_DEVICE0_BASE UL(0xC0000000) 35*91f16700Schasinglulu #define AML_SEC_DEVICE0_SIZE UL(0x09000000) 36*91f16700Schasinglulu 37*91f16700Schasinglulu #define AML_SEC_DEVICE1_BASE UL(0xD0040000) 38*91f16700Schasinglulu #define AML_SEC_DEVICE1_SIZE UL(0x00008000) 39*91f16700Schasinglulu 40*91f16700Schasinglulu #define AML_TZRAM_BASE UL(0xD9000000) 41*91f16700Schasinglulu #define AML_TZRAM_SIZE UL(0x00014000) 42*91f16700Schasinglulu /* Top 0xC000 bytes (up to 0xD9020000) used by BL2 */ 43*91f16700Schasinglulu 44*91f16700Schasinglulu /* Mailboxes */ 45*91f16700Schasinglulu #define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD UL(0xD9013800) 46*91f16700Schasinglulu #define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD UL(0xD9013A00) 47*91f16700Schasinglulu #define AML_PSCI_MAILBOX_BASE UL(0xD9013F00) 48*91f16700Schasinglulu 49*91f16700Schasinglulu // * [ 1K] 0xD901_3800 - 0xD901_3BFF Secure Mailbox (3) 50*91f16700Schasinglulu // * [ 1K] 0xD901_3400 - 0xD901_37FF High Mailbox (2) * 51*91f16700Schasinglulu // * [ 1K] 0xD901_3000 - 0xD901_33FF High Mailbox (1) * 52*91f16700Schasinglulu 53*91f16700Schasinglulu #define AML_TZROM_BASE UL(0xD9040000) 54*91f16700Schasinglulu #define AML_TZROM_SIZE UL(0x00010000) 55*91f16700Schasinglulu 56*91f16700Schasinglulu #define AML_SEC_DEVICE2_BASE UL(0xDA000000) 57*91f16700Schasinglulu #define AML_SEC_DEVICE2_SIZE UL(0x00200000) 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define AML_SEC_DEVICE3_BASE UL(0xDA800000) 60*91f16700Schasinglulu #define AML_SEC_DEVICE3_SIZE UL(0x00200000) 61*91f16700Schasinglulu 62*91f16700Schasinglulu /******************************************************************************* 63*91f16700Schasinglulu * GIC-400 and interrupt handling related constants 64*91f16700Schasinglulu ******************************************************************************/ 65*91f16700Schasinglulu #define AML_GICD_BASE UL(0xC4301000) 66*91f16700Schasinglulu #define AML_GICC_BASE UL(0xC4302000) 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define IRQ_SEC_PHY_TIMER 29 69*91f16700Schasinglulu 70*91f16700Schasinglulu #define IRQ_SEC_SGI_0 8 71*91f16700Schasinglulu #define IRQ_SEC_SGI_1 9 72*91f16700Schasinglulu #define IRQ_SEC_SGI_2 10 73*91f16700Schasinglulu #define IRQ_SEC_SGI_3 11 74*91f16700Schasinglulu #define IRQ_SEC_SGI_4 12 75*91f16700Schasinglulu #define IRQ_SEC_SGI_5 13 76*91f16700Schasinglulu #define IRQ_SEC_SGI_6 14 77*91f16700Schasinglulu #define IRQ_SEC_SGI_7 15 78*91f16700Schasinglulu 79*91f16700Schasinglulu /******************************************************************************* 80*91f16700Schasinglulu * UART definitions 81*91f16700Schasinglulu ******************************************************************************/ 82*91f16700Schasinglulu #define AML_UART0_AO_BASE UL(0xC81004C0) 83*91f16700Schasinglulu #define AML_UART0_AO_CLK_IN_HZ AML_OSC24M_CLK_IN_HZ 84*91f16700Schasinglulu #define AML_UART_BAUDRATE U(115200) 85*91f16700Schasinglulu 86*91f16700Schasinglulu /******************************************************************************* 87*91f16700Schasinglulu * Memory-mapped I/O Registers 88*91f16700Schasinglulu ******************************************************************************/ 89*91f16700Schasinglulu #define AML_AO_TIMESTAMP_CNTL UL(0xC81000B4) 90*91f16700Schasinglulu 91*91f16700Schasinglulu #define AML_SYS_CPU_CFG7 UL(0xC8834664) 92*91f16700Schasinglulu 93*91f16700Schasinglulu #define AML_AO_RTI_STATUS_REG3 UL(0xDA10001C) 94*91f16700Schasinglulu #define AML_AO_RTI_SCP_STAT UL(0xDA10023C) 95*91f16700Schasinglulu #define AML_AO_RTI_SCP_READY_OFF U(0x14) 96*91f16700Schasinglulu #define AML_A0_RTI_SCP_READY_MASK U(3) 97*91f16700Schasinglulu #define AML_AO_RTI_SCP_IS_READY(v) \ 98*91f16700Schasinglulu ((((v) >> AML_AO_RTI_SCP_READY_OFF) & \ 99*91f16700Schasinglulu AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK) 100*91f16700Schasinglulu 101*91f16700Schasinglulu #define AML_HIU_MAILBOX_SET_0 UL(0xDA83C404) 102*91f16700Schasinglulu #define AML_HIU_MAILBOX_STAT_0 UL(0xDA83C408) 103*91f16700Schasinglulu #define AML_HIU_MAILBOX_CLR_0 UL(0xDA83C40C) 104*91f16700Schasinglulu #define AML_HIU_MAILBOX_SET_3 UL(0xDA83C428) 105*91f16700Schasinglulu #define AML_HIU_MAILBOX_STAT_3 UL(0xDA83C42C) 106*91f16700Schasinglulu #define AML_HIU_MAILBOX_CLR_3 UL(0xDA83C430) 107*91f16700Schasinglulu 108*91f16700Schasinglulu #define AML_SHA_DMA_BASE UL(0xC883E000) 109*91f16700Schasinglulu #define AML_SHA_DMA_DESC (AML_SHA_DMA_BASE + 0x08) 110*91f16700Schasinglulu #define AML_SHA_DMA_STATUS (AML_SHA_DMA_BASE + 0x18) 111*91f16700Schasinglulu 112*91f16700Schasinglulu /******************************************************************************* 113*91f16700Schasinglulu * System Monitor Call IDs and arguments 114*91f16700Schasinglulu ******************************************************************************/ 115*91f16700Schasinglulu #define AML_SM_GET_SHARE_MEM_INPUT_BASE U(0x82000020) 116*91f16700Schasinglulu #define AML_SM_GET_SHARE_MEM_OUTPUT_BASE U(0x82000021) 117*91f16700Schasinglulu 118*91f16700Schasinglulu #define AML_SM_EFUSE_READ U(0x82000030) 119*91f16700Schasinglulu #define AML_SM_EFUSE_USER_MAX U(0x82000033) 120*91f16700Schasinglulu 121*91f16700Schasinglulu #define AML_SM_JTAG_ON U(0x82000040) 122*91f16700Schasinglulu #define AML_SM_JTAG_OFF U(0x82000041) 123*91f16700Schasinglulu #define AML_SM_GET_CHIP_ID U(0x82000044) 124*91f16700Schasinglulu 125*91f16700Schasinglulu #define AML_JTAG_STATE_ON U(0) 126*91f16700Schasinglulu #define AML_JTAG_STATE_OFF U(1) 127*91f16700Schasinglulu 128*91f16700Schasinglulu #define AML_JTAG_M3_AO U(0) 129*91f16700Schasinglulu #define AML_JTAG_M3_EE U(1) 130*91f16700Schasinglulu #define AML_JTAG_A53_AO U(2) 131*91f16700Schasinglulu #define AML_JTAG_A53_EE U(3) 132*91f16700Schasinglulu 133*91f16700Schasinglulu #endif /* GXL_DEF_H */ 134