xref: /arm-trusted-firmware/plat/amlogic/g12a/include/platform_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef PLATFORM_DEF_H
8*91f16700Schasinglulu #define PLATFORM_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <arch.h>
11*91f16700Schasinglulu #include <lib/utils_def.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include "../g12a_def.h"
14*91f16700Schasinglulu 
15*91f16700Schasinglulu #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
16*91f16700Schasinglulu #define PLATFORM_LINKER_ARCH		aarch64
17*91f16700Schasinglulu 
18*91f16700Schasinglulu #define PLATFORM_STACK_SIZE		UL(0x1000)
19*91f16700Schasinglulu 
20*91f16700Schasinglulu #define PLATFORM_MAX_CPUS_PER_CLUSTER	U(4)
21*91f16700Schasinglulu #define PLATFORM_CLUSTER_COUNT		U(1)
22*91f16700Schasinglulu #define PLATFORM_CLUSTER0_CORE_COUNT	PLATFORM_MAX_CPUS_PER_CLUSTER
23*91f16700Schasinglulu #define PLATFORM_CORE_COUNT		PLATFORM_CLUSTER0_CORE_COUNT
24*91f16700Schasinglulu 
25*91f16700Schasinglulu #define AML_PRIMARY_CPU			U(0)
26*91f16700Schasinglulu 
27*91f16700Schasinglulu #define PLAT_MAX_PWR_LVL		MPIDR_AFFLVL1
28*91f16700Schasinglulu #define PLAT_NUM_PWR_DOMAINS		(PLATFORM_CLUSTER_COUNT + \
29*91f16700Schasinglulu 					 PLATFORM_CORE_COUNT)
30*91f16700Schasinglulu 
31*91f16700Schasinglulu #define PLAT_MAX_RET_STATE		U(1)
32*91f16700Schasinglulu #define PLAT_MAX_OFF_STATE		U(2)
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /* Local power state for power domains in Run state. */
35*91f16700Schasinglulu #define PLAT_LOCAL_STATE_RUN		U(0)
36*91f16700Schasinglulu /* Local power state for retention. Valid only for CPU power domains */
37*91f16700Schasinglulu #define PLAT_LOCAL_STATE_RET		U(1)
38*91f16700Schasinglulu /* Local power state for power-down. Valid for CPU and cluster power domains. */
39*91f16700Schasinglulu #define PLAT_LOCAL_STATE_OFF		U(2)
40*91f16700Schasinglulu 
41*91f16700Schasinglulu /*
42*91f16700Schasinglulu  * Macros used to parse state information from State-ID if it is using the
43*91f16700Schasinglulu  * recommended encoding for State-ID.
44*91f16700Schasinglulu  */
45*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_WIDTH		U(4)
46*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_MASK		((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1)
47*91f16700Schasinglulu 
48*91f16700Schasinglulu /*
49*91f16700Schasinglulu  * Some data must be aligned on the biggest cache line size in the platform.
50*91f16700Schasinglulu  * This is known only to the platform as it might have a combination of
51*91f16700Schasinglulu  * integrated and external caches.
52*91f16700Schasinglulu  */
53*91f16700Schasinglulu #define CACHE_WRITEBACK_SHIFT		U(6)
54*91f16700Schasinglulu #define CACHE_WRITEBACK_GRANULE		(U(1) << CACHE_WRITEBACK_SHIFT)
55*91f16700Schasinglulu 
56*91f16700Schasinglulu /* Memory-related defines */
57*91f16700Schasinglulu #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 32)
58*91f16700Schasinglulu #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 32)
59*91f16700Schasinglulu 
60*91f16700Schasinglulu #define MAX_MMAP_REGIONS		16
61*91f16700Schasinglulu #define MAX_XLAT_TABLES			8
62*91f16700Schasinglulu 
63*91f16700Schasinglulu #endif /* PLATFORM_DEF_H */
64