1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #include <assert.h> 8*91f16700Schasinglulu 9*91f16700Schasinglulu #include <platform_def.h> 10*91f16700Schasinglulu 11*91f16700Schasinglulu #include <arch_helpers.h> 12*91f16700Schasinglulu #include <common/debug.h> 13*91f16700Schasinglulu #include <drivers/arm/css/css_scpi.h> 14*91f16700Schasinglulu #include <drivers/arm/gicv2.h> 15*91f16700Schasinglulu #include <lib/mmio.h> 16*91f16700Schasinglulu #include <lib/psci/psci.h> 17*91f16700Schasinglulu 18*91f16700Schasinglulu #include <sunxi_mmap.h> 19*91f16700Schasinglulu #include <sunxi_private.h> 20*91f16700Schasinglulu 21*91f16700Schasinglulu /* 22*91f16700Schasinglulu * The addresses for the SCP exception vectors are defined in the or1k 23*91f16700Schasinglulu * architecture specification. 24*91f16700Schasinglulu */ 25*91f16700Schasinglulu #define OR1K_VEC_FIRST 0x01 26*91f16700Schasinglulu #define OR1K_VEC_LAST 0x0e 27*91f16700Schasinglulu #define OR1K_VEC_ADDR(n) (0x100 * (n)) 28*91f16700Schasinglulu 29*91f16700Schasinglulu /* 30*91f16700Schasinglulu * This magic value is the little-endian representation of the or1k 31*91f16700Schasinglulu * instruction "l.mfspr r2, r0, 0x12", which is guaranteed to be the 32*91f16700Schasinglulu * first instruction in the SCP firmware. 33*91f16700Schasinglulu */ 34*91f16700Schasinglulu #define SCP_FIRMWARE_MAGIC 0xb4400012 35*91f16700Schasinglulu 36*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_WIDTH U(4) 37*91f16700Schasinglulu #define PLAT_LOCAL_PSTATE_MASK ((U(1) << PLAT_LOCAL_PSTATE_WIDTH) - 1) 38*91f16700Schasinglulu 39*91f16700Schasinglulu #define CPU_PWR_LVL MPIDR_AFFLVL0 40*91f16700Schasinglulu #define CLUSTER_PWR_LVL MPIDR_AFFLVL1 41*91f16700Schasinglulu #define SYSTEM_PWR_LVL MPIDR_AFFLVL2 42*91f16700Schasinglulu 43*91f16700Schasinglulu #define CPU_PWR_STATE(state) \ 44*91f16700Schasinglulu ((state)->pwr_domain_state[CPU_PWR_LVL]) 45*91f16700Schasinglulu #define CLUSTER_PWR_STATE(state) \ 46*91f16700Schasinglulu ((state)->pwr_domain_state[CLUSTER_PWR_LVL]) 47*91f16700Schasinglulu #define SYSTEM_PWR_STATE(state) \ 48*91f16700Schasinglulu ((state)->pwr_domain_state[SYSTEM_PWR_LVL]) 49*91f16700Schasinglulu 50*91f16700Schasinglulu static void sunxi_cpu_standby(plat_local_state_t cpu_state) 51*91f16700Schasinglulu { 52*91f16700Schasinglulu u_register_t scr = read_scr_el3(); 53*91f16700Schasinglulu 54*91f16700Schasinglulu assert(is_local_state_retn(cpu_state)); 55*91f16700Schasinglulu 56*91f16700Schasinglulu write_scr_el3(scr | SCR_IRQ_BIT); 57*91f16700Schasinglulu wfi(); 58*91f16700Schasinglulu write_scr_el3(scr); 59*91f16700Schasinglulu } 60*91f16700Schasinglulu 61*91f16700Schasinglulu static int sunxi_pwr_domain_on(u_register_t mpidr) 62*91f16700Schasinglulu { 63*91f16700Schasinglulu scpi_set_css_power_state(mpidr, 64*91f16700Schasinglulu scpi_power_on, 65*91f16700Schasinglulu scpi_power_on, 66*91f16700Schasinglulu scpi_power_on); 67*91f16700Schasinglulu 68*91f16700Schasinglulu return PSCI_E_SUCCESS; 69*91f16700Schasinglulu } 70*91f16700Schasinglulu 71*91f16700Schasinglulu static void sunxi_pwr_domain_off(const psci_power_state_t *target_state) 72*91f16700Schasinglulu { 73*91f16700Schasinglulu plat_local_state_t cpu_pwr_state = CPU_PWR_STATE(target_state); 74*91f16700Schasinglulu plat_local_state_t cluster_pwr_state = CLUSTER_PWR_STATE(target_state); 75*91f16700Schasinglulu plat_local_state_t system_pwr_state = SYSTEM_PWR_STATE(target_state); 76*91f16700Schasinglulu 77*91f16700Schasinglulu if (is_local_state_off(cpu_pwr_state)) { 78*91f16700Schasinglulu gicv2_cpuif_disable(); 79*91f16700Schasinglulu } 80*91f16700Schasinglulu 81*91f16700Schasinglulu scpi_set_css_power_state(read_mpidr(), 82*91f16700Schasinglulu cpu_pwr_state, 83*91f16700Schasinglulu cluster_pwr_state, 84*91f16700Schasinglulu system_pwr_state); 85*91f16700Schasinglulu } 86*91f16700Schasinglulu 87*91f16700Schasinglulu static void sunxi_pwr_domain_on_finish(const psci_power_state_t *target_state) 88*91f16700Schasinglulu { 89*91f16700Schasinglulu if (is_local_state_off(SYSTEM_PWR_STATE(target_state))) { 90*91f16700Schasinglulu gicv2_distif_init(); 91*91f16700Schasinglulu } 92*91f16700Schasinglulu if (is_local_state_off(CPU_PWR_STATE(target_state))) { 93*91f16700Schasinglulu gicv2_pcpu_distif_init(); 94*91f16700Schasinglulu gicv2_cpuif_enable(); 95*91f16700Schasinglulu } 96*91f16700Schasinglulu } 97*91f16700Schasinglulu 98*91f16700Schasinglulu static void __dead2 sunxi_system_off(void) 99*91f16700Schasinglulu { 100*91f16700Schasinglulu uint32_t ret; 101*91f16700Schasinglulu 102*91f16700Schasinglulu gicv2_cpuif_disable(); 103*91f16700Schasinglulu 104*91f16700Schasinglulu /* Send the power down request to the SCP. */ 105*91f16700Schasinglulu ret = scpi_sys_power_state(scpi_system_shutdown); 106*91f16700Schasinglulu if (ret != SCP_OK) { 107*91f16700Schasinglulu ERROR("PSCI: SCPI %s failed: %d\n", "shutdown", ret); 108*91f16700Schasinglulu } 109*91f16700Schasinglulu 110*91f16700Schasinglulu psci_power_down_wfi(); 111*91f16700Schasinglulu } 112*91f16700Schasinglulu 113*91f16700Schasinglulu static void __dead2 sunxi_system_reset(void) 114*91f16700Schasinglulu { 115*91f16700Schasinglulu uint32_t ret; 116*91f16700Schasinglulu 117*91f16700Schasinglulu gicv2_cpuif_disable(); 118*91f16700Schasinglulu 119*91f16700Schasinglulu /* Send the system reset request to the SCP. */ 120*91f16700Schasinglulu ret = scpi_sys_power_state(scpi_system_reboot); 121*91f16700Schasinglulu if (ret != SCP_OK) { 122*91f16700Schasinglulu ERROR("PSCI: SCPI %s failed: %d\n", "reboot", ret); 123*91f16700Schasinglulu } 124*91f16700Schasinglulu 125*91f16700Schasinglulu psci_power_down_wfi(); 126*91f16700Schasinglulu } 127*91f16700Schasinglulu 128*91f16700Schasinglulu static int sunxi_system_reset2(int is_vendor, int reset_type, u_register_t cookie) 129*91f16700Schasinglulu { 130*91f16700Schasinglulu uint32_t ret; 131*91f16700Schasinglulu 132*91f16700Schasinglulu if (is_vendor || (reset_type != PSCI_RESET2_SYSTEM_WARM_RESET)) 133*91f16700Schasinglulu return PSCI_E_NOT_SUPPORTED; 134*91f16700Schasinglulu 135*91f16700Schasinglulu gicv2_cpuif_disable(); 136*91f16700Schasinglulu 137*91f16700Schasinglulu /* Send the system reset request to the SCP. */ 138*91f16700Schasinglulu ret = scpi_sys_power_state(scpi_system_reset); 139*91f16700Schasinglulu if (ret != SCP_OK) { 140*91f16700Schasinglulu ERROR("PSCI: SCPI %s failed: %d\n", "reset", ret); 141*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 142*91f16700Schasinglulu } 143*91f16700Schasinglulu 144*91f16700Schasinglulu psci_power_down_wfi(); 145*91f16700Schasinglulu 146*91f16700Schasinglulu /* 147*91f16700Schasinglulu * Should not reach here. 148*91f16700Schasinglulu * However sunxi_system_reset2 has to return some value 149*91f16700Schasinglulu * according to PSCI v1.1 spec. 150*91f16700Schasinglulu */ 151*91f16700Schasinglulu return PSCI_E_SUCCESS; 152*91f16700Schasinglulu } 153*91f16700Schasinglulu 154*91f16700Schasinglulu static int sunxi_validate_power_state(unsigned int power_state, 155*91f16700Schasinglulu psci_power_state_t *req_state) 156*91f16700Schasinglulu { 157*91f16700Schasinglulu unsigned int power_level = psci_get_pstate_pwrlvl(power_state); 158*91f16700Schasinglulu unsigned int state_id = psci_get_pstate_id(power_state); 159*91f16700Schasinglulu unsigned int type = psci_get_pstate_type(power_state); 160*91f16700Schasinglulu unsigned int i; 161*91f16700Schasinglulu 162*91f16700Schasinglulu assert(req_state != NULL); 163*91f16700Schasinglulu 164*91f16700Schasinglulu if (power_level > PLAT_MAX_PWR_LVL) { 165*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 166*91f16700Schasinglulu } 167*91f16700Schasinglulu 168*91f16700Schasinglulu if (type == PSTATE_TYPE_STANDBY) { 169*91f16700Schasinglulu return PSCI_E_INVALID_PARAMS; 170*91f16700Schasinglulu } 171*91f16700Schasinglulu 172*91f16700Schasinglulu /* Pass through the requested PSCI state as-is. */ 173*91f16700Schasinglulu for (i = 0; i <= power_level; ++i) { 174*91f16700Schasinglulu unsigned int local_pstate = state_id & PLAT_LOCAL_PSTATE_MASK; 175*91f16700Schasinglulu 176*91f16700Schasinglulu req_state->pwr_domain_state[i] = local_pstate; 177*91f16700Schasinglulu state_id >>= PLAT_LOCAL_PSTATE_WIDTH; 178*91f16700Schasinglulu } 179*91f16700Schasinglulu 180*91f16700Schasinglulu /* Higher power domain levels should all remain running */ 181*91f16700Schasinglulu for (; i <= PLAT_MAX_PWR_LVL; ++i) { 182*91f16700Schasinglulu req_state->pwr_domain_state[i] = PSCI_LOCAL_STATE_RUN; 183*91f16700Schasinglulu } 184*91f16700Schasinglulu 185*91f16700Schasinglulu return PSCI_E_SUCCESS; 186*91f16700Schasinglulu } 187*91f16700Schasinglulu 188*91f16700Schasinglulu static void sunxi_get_sys_suspend_power_state(psci_power_state_t *req_state) 189*91f16700Schasinglulu { 190*91f16700Schasinglulu assert(req_state != NULL); 191*91f16700Schasinglulu 192*91f16700Schasinglulu for (unsigned int i = 0; i <= PLAT_MAX_PWR_LVL; ++i) { 193*91f16700Schasinglulu req_state->pwr_domain_state[i] = PLAT_MAX_OFF_STATE; 194*91f16700Schasinglulu } 195*91f16700Schasinglulu } 196*91f16700Schasinglulu 197*91f16700Schasinglulu static const plat_psci_ops_t sunxi_scpi_psci_ops = { 198*91f16700Schasinglulu .cpu_standby = sunxi_cpu_standby, 199*91f16700Schasinglulu .pwr_domain_on = sunxi_pwr_domain_on, 200*91f16700Schasinglulu .pwr_domain_off = sunxi_pwr_domain_off, 201*91f16700Schasinglulu .pwr_domain_suspend = sunxi_pwr_domain_off, 202*91f16700Schasinglulu .pwr_domain_on_finish = sunxi_pwr_domain_on_finish, 203*91f16700Schasinglulu .pwr_domain_suspend_finish = sunxi_pwr_domain_on_finish, 204*91f16700Schasinglulu .system_off = sunxi_system_off, 205*91f16700Schasinglulu .system_reset = sunxi_system_reset, 206*91f16700Schasinglulu .system_reset2 = sunxi_system_reset2, 207*91f16700Schasinglulu .validate_power_state = sunxi_validate_power_state, 208*91f16700Schasinglulu .validate_ns_entrypoint = sunxi_validate_ns_entrypoint, 209*91f16700Schasinglulu .get_sys_suspend_power_state = sunxi_get_sys_suspend_power_state, 210*91f16700Schasinglulu }; 211*91f16700Schasinglulu 212*91f16700Schasinglulu int sunxi_set_scpi_psci_ops(const plat_psci_ops_t **psci_ops) 213*91f16700Schasinglulu { 214*91f16700Schasinglulu *psci_ops = &sunxi_scpi_psci_ops; 215*91f16700Schasinglulu 216*91f16700Schasinglulu /* Check for a valid SCP firmware. */ 217*91f16700Schasinglulu if (mmio_read_32(SUNXI_SCP_BASE) != SCP_FIRMWARE_MAGIC) { 218*91f16700Schasinglulu return -1; 219*91f16700Schasinglulu } 220*91f16700Schasinglulu 221*91f16700Schasinglulu /* Program SCP exception vectors to the firmware entrypoint. */ 222*91f16700Schasinglulu for (unsigned int i = OR1K_VEC_FIRST; i <= OR1K_VEC_LAST; ++i) { 223*91f16700Schasinglulu uint32_t vector = SUNXI_SRAM_A2_BASE + OR1K_VEC_ADDR(i); 224*91f16700Schasinglulu uint32_t offset = SUNXI_SCP_BASE - vector; 225*91f16700Schasinglulu 226*91f16700Schasinglulu mmio_write_32(vector, offset >> 2); 227*91f16700Schasinglulu } 228*91f16700Schasinglulu 229*91f16700Schasinglulu /* Take the SCP out of reset. */ 230*91f16700Schasinglulu mmio_setbits_32(SUNXI_R_CPUCFG_BASE, BIT(0)); 231*91f16700Schasinglulu 232*91f16700Schasinglulu /* Wait for the SCP firmware to boot. */ 233*91f16700Schasinglulu return scpi_wait_ready(); 234*91f16700Schasinglulu } 235