xref: /arm-trusted-firmware/plat/allwinner/common/allwinner-common.mk (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu#
2*91f16700Schasinglulu# Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu#
4*91f16700Schasinglulu# SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu#
6*91f16700Schasinglulu
7*91f16700Schasingluluinclude lib/xlat_tables_v2/xlat_tables.mk
8*91f16700Schasingluluinclude lib/libfdt/libfdt.mk
9*91f16700Schasingluluinclude drivers/arm/gic/v2/gicv2.mk
10*91f16700Schasinglulu
11*91f16700SchasingluluAW_PLAT			:=	plat/allwinner
12*91f16700Schasinglulu
13*91f16700SchasingluluPLAT_INCLUDES		:=	-Iinclude/plat/arm/common/aarch64	\
14*91f16700Schasinglulu				-I${AW_PLAT}/common/include		\
15*91f16700Schasinglulu				-I${AW_PLAT}/${PLAT}/include
16*91f16700Schasinglulu
17*91f16700SchasingluluPLAT_BL_COMMON_SOURCES	:=	drivers/ti/uart/${ARCH}/16550_console.S	\
18*91f16700Schasinglulu				${XLAT_TABLES_LIB_SRCS}			\
19*91f16700Schasinglulu				${AW_PLAT}/common/plat_helpers.S	\
20*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_common.c
21*91f16700Schasinglulu
22*91f16700SchasingluluBL31_SOURCES		+=	drivers/allwinner/axp/common.c		\
23*91f16700Schasinglulu				${GICV2_SOURCES}			\
24*91f16700Schasinglulu				drivers/delay_timer/delay_timer.c	\
25*91f16700Schasinglulu				drivers/delay_timer/generic_delay_timer.c \
26*91f16700Schasinglulu				lib/cpus/${ARCH}/cortex_a53.S		\
27*91f16700Schasinglulu				plat/common/plat_gicv2.c		\
28*91f16700Schasinglulu				plat/common/plat_psci_common.c		\
29*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_bl31_setup.c	\
30*91f16700Schasinglulu				${AW_PLAT}/${PLAT}/sunxi_idle_states.c	\
31*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_pm.c		\
32*91f16700Schasinglulu				${AW_PLAT}/${PLAT}/sunxi_power.c	\
33*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_security.c	\
34*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_topology.c
35*91f16700Schasinglulu
36*91f16700Schasinglulu# By default, attempt to use SCPI to the ARISC management processor. If SCPI
37*91f16700Schasinglulu# is not enabled or SCP firmware is not loaded, fall back to a simpler native
38*91f16700Schasinglulu# implementation that does not support CPU or system suspend.
39*91f16700Schasinglulu#
40*91f16700Schasinglulu# If SCP firmware will always be present (or absent), the unused implementation
41*91f16700Schasinglulu# can be compiled out.
42*91f16700SchasingluluSUNXI_PSCI_USE_NATIVE	?=	1
43*91f16700SchasingluluSUNXI_PSCI_USE_SCPI	?=	1
44*91f16700Schasinglulu
45*91f16700Schasinglulu$(eval $(call assert_boolean,SUNXI_PSCI_USE_NATIVE))
46*91f16700Schasinglulu$(eval $(call assert_boolean,SUNXI_PSCI_USE_SCPI))
47*91f16700Schasinglulu$(eval $(call add_define,SUNXI_PSCI_USE_NATIVE))
48*91f16700Schasinglulu$(eval $(call add_define,SUNXI_PSCI_USE_SCPI))
49*91f16700Schasinglulu
50*91f16700Schasingluluifeq (${SUNXI_PSCI_USE_NATIVE}${SUNXI_PSCI_USE_SCPI},00)
51*91f16700Schasinglulu$(error "At least one of SCPI or native PSCI ops must be enabled")
52*91f16700Schasingluluendif
53*91f16700Schasinglulu
54*91f16700Schasingluluifeq (${SUNXI_PSCI_USE_NATIVE},1)
55*91f16700SchasingluluBL31_SOURCES		+=	${AW_PLAT}/common/sunxi_cpu_ops.c	\
56*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_native_pm.c
57*91f16700Schasingluluendif
58*91f16700Schasinglulu
59*91f16700Schasingluluifeq (${SUNXI_PSCI_USE_SCPI},1)
60*91f16700SchasingluluBL31_SOURCES		+=	drivers/allwinner/sunxi_msgbox.c	\
61*91f16700Schasinglulu				drivers/arm/css/scpi/css_scpi.c		\
62*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_scpi_pm.c
63*91f16700Schasingluluendif
64*91f16700Schasinglulu
65*91f16700SchasingluluSUNXI_SETUP_REGULATORS	?=	1
66*91f16700Schasinglulu$(eval $(call assert_boolean,SUNXI_SETUP_REGULATORS))
67*91f16700Schasinglulu$(eval $(call add_define,SUNXI_SETUP_REGULATORS))
68*91f16700Schasinglulu
69*91f16700SchasingluluSUNXI_BL31_IN_DRAM	?=	0
70*91f16700Schasinglulu$(eval $(call assert_boolean,SUNXI_BL31_IN_DRAM))
71*91f16700Schasinglulu
72*91f16700Schasingluluifeq (${SUNXI_BL31_IN_DRAM},1)
73*91f16700SchasingluluSUNXI_AMEND_DTB		:=	1
74*91f16700Schasinglulu$(eval $(call add_define,SUNXI_BL31_IN_DRAM))
75*91f16700Schasingluluendif
76*91f16700Schasinglulu
77*91f16700SchasingluluSUNXI_AMEND_DTB		?=	0
78*91f16700Schasinglulu$(eval $(call assert_boolean,SUNXI_AMEND_DTB))
79*91f16700Schasinglulu$(eval $(call add_define,SUNXI_AMEND_DTB))
80*91f16700Schasinglulu
81*91f16700Schasingluluifeq (${SUNXI_AMEND_DTB},1)
82*91f16700SchasingluluBL31_SOURCES		+=	common/fdt_fixup.c			\
83*91f16700Schasinglulu				${AW_PLAT}/common/sunxi_prepare_dtb.c
84*91f16700Schasingluluendif
85*91f16700Schasinglulu
86*91f16700Schasinglulu# The bootloader is guaranteed to only run on CPU 0 by the boot ROM.
87*91f16700SchasingluluCOLD_BOOT_SINGLE_CPU		:=	1
88*91f16700Schasinglulu
89*91f16700Schasinglulu# Do not enable SPE (not supported on ARM v8.0).
90*91f16700SchasingluluENABLE_SPE_FOR_NS		:=	0
91*91f16700Schasinglulu
92*91f16700Schasinglulu# Do not enable SVE (not supported on ARM v8.0).
93*91f16700SchasingluluENABLE_SVE_FOR_NS		:=	0
94*91f16700Schasinglulu
95*91f16700Schasinglulu# Enable workarounds for Cortex-A53 errata. Allwinner uses at least r0p4.
96*91f16700SchasingluluERRATA_A53_835769		:=	1
97*91f16700SchasingluluERRATA_A53_843419		:=	1
98*91f16700SchasingluluERRATA_A53_855873		:=	1
99*91f16700SchasingluluERRATA_A53_1530924		:=	1
100*91f16700Schasinglulu
101*91f16700Schasinglulu# The traditional U-Boot load address is 160MB into DRAM.
102*91f16700SchasingluluPRELOADED_BL33_BASE		?=	0x4a000000
103*91f16700Schasinglulu
104*91f16700Schasinglulu# The reset vector can be changed for each CPU.
105*91f16700SchasingluluPROGRAMMABLE_RESET_ADDRESS	:=	1
106*91f16700Schasinglulu
107*91f16700Schasinglulu# Allow mapping read-only data as execute-never.
108*91f16700SchasingluluSEPARATE_CODE_AND_RODATA	:=	1
109*91f16700Schasinglulu
110*91f16700Schasinglulu# BL31 gets loaded alongside BL33 (U-Boot) by U-Boot's SPL
111*91f16700SchasingluluRESET_TO_BL31			:=	1
112*91f16700Schasinglulu
113*91f16700Schasinglulu# This platform is single-cluster and does not require coherency setup.
114*91f16700SchasingluluWARMBOOT_ENABLE_DCACHE_EARLY	:=	1
115