xref: /arm-trusted-firmware/lib/cpus/aarch64/neoverse_v1.S (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu/*
2*91f16700Schasinglulu * Copyright (c) 2019-2023, Arm Limited. All rights reserved.
3*91f16700Schasinglulu *
4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu */
6*91f16700Schasinglulu
7*91f16700Schasinglulu#include <arch.h>
8*91f16700Schasinglulu#include <asm_macros.S>
9*91f16700Schasinglulu#include <common/bl_common.h>
10*91f16700Schasinglulu#include <neoverse_v1.h>
11*91f16700Schasinglulu#include <cpu_macros.S>
12*91f16700Schasinglulu#include <plat_macros.S>
13*91f16700Schasinglulu#include "wa_cve_2022_23960_bhb_vector.S"
14*91f16700Schasinglulu
15*91f16700Schasinglulu/* Hardware handled coherency */
16*91f16700Schasinglulu#if HW_ASSISTED_COHERENCY == 0
17*91f16700Schasinglulu#error "Neoverse V1 must be compiled with HW_ASSISTED_COHERENCY enabled"
18*91f16700Schasinglulu#endif
19*91f16700Schasinglulu
20*91f16700Schasinglulu/* 64-bit only core */
21*91f16700Schasinglulu#if CTX_INCLUDE_AARCH32_REGS == 1
22*91f16700Schasinglulu#error "Neoverse-V1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23*91f16700Schasinglulu#endif
24*91f16700Schasinglulu
25*91f16700Schasinglulu#if WORKAROUND_CVE_2022_23960
26*91f16700Schasinglulu	wa_cve_2022_23960_bhb_vector_table NEOVERSE_V1_BHB_LOOP_COUNT, neoverse_v1
27*91f16700Schasinglulu#endif /* WORKAROUND_CVE_2022_23960 */
28*91f16700Schasinglulu
29*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1618635), ERRATA_V1_1618635
30*91f16700Schasinglulu	/* Inserts a DMB SY before and after MRS PAR_EL1 */
31*91f16700Schasinglulu	ldr	x0, =0x0
32*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPSELR_EL3, x0
33*91f16700Schasinglulu	ldr	x0, = 0xEE070F14
34*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPOR_EL3, x0
35*91f16700Schasinglulu	ldr	x0, = 0xFFFF0FFF
36*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPMR_EL3, x0
37*91f16700Schasinglulu	ldr	x0, =0x4005027FF
38*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPCR_EL3, x0
39*91f16700Schasinglulu
40*91f16700Schasinglulu	/* Inserts a DMB SY before STREX imm offset */
41*91f16700Schasinglulu	ldr	x0, =0x1
42*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPSELR_EL3, x0
43*91f16700Schasinglulu	ldr	x0, =0x00e8400000
44*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPOR_EL3, x0
45*91f16700Schasinglulu	ldr	x0, =0x00fff00000
46*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPMR_EL3, x0
47*91f16700Schasinglulu	ldr	x0, = 0x4001027FF
48*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPCR_EL3, x0
49*91f16700Schasinglulu
50*91f16700Schasinglulu	/* Inserts a DMB SY before STREX[BHD}/STLEX* */
51*91f16700Schasinglulu	ldr	x0, =0x2
52*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPSELR_EL3, x0
53*91f16700Schasinglulu	ldr	x0, =0x00e8c00040
54*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPOR_EL3, x0
55*91f16700Schasinglulu	ldr	x0, =0x00fff00040
56*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPMR_EL3, x0
57*91f16700Schasinglulu	ldr	x0, = 0x4001027FF
58*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPCR_EL3, x0
59*91f16700Schasinglulu
60*91f16700Schasinglulu	/* Inserts a DMB SY after STREX imm offset */
61*91f16700Schasinglulu	ldr	x0, =0x3
62*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPSELR_EL3, x0
63*91f16700Schasinglulu	ldr	x0, =0x00e8400000
64*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPOR_EL3, x0
65*91f16700Schasinglulu	ldr	x0, =0x00fff00000
66*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPMR_EL3, x0
67*91f16700Schasinglulu	ldr	x0, = 0x4004027FF
68*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPCR_EL3, x0
69*91f16700Schasinglulu
70*91f16700Schasinglulu	/* Inserts a DMB SY after STREX[BHD}/STLEX* */
71*91f16700Schasinglulu	ldr	x0, =0x4
72*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPSELR_EL3, x0
73*91f16700Schasinglulu	ldr	x0, =0x00e8c00040
74*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPOR_EL3, x0
75*91f16700Schasinglulu	ldr	x0, =0x00fff00040
76*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPMR_EL3, x0
77*91f16700Schasinglulu	ldr	x0, = 0x4004027FF
78*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUPCR_EL3, x0
79*91f16700Schasinglulu
80*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1618635)
81*91f16700Schasinglulu
82*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(1618635), CPU_REV(0, 0)
83*91f16700Schasinglulu
84*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1774420), ERRATA_V1_1774420
85*91f16700Schasinglulu	/* Set bit 53 in CPUECTLR_EL1 */
86*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_CPUECTLR_EL1, NEOVERSE_V1_CPUECTLR_EL1_BIT_53
87*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1774420)
88*91f16700Schasinglulu
89*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(1774420), CPU_REV(1, 0)
90*91f16700Schasinglulu
91*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1791573), ERRATA_V1_1791573
92*91f16700Schasinglulu	/* Set bit 2 in ACTLR2_EL1 */
93*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR2_EL1, NEOVERSE_V1_ACTLR2_EL1_BIT_2
94*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1791573)
95*91f16700Schasinglulu
96*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(1791573), CPU_REV(1, 0)
97*91f16700Schasinglulu
98*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1852267), ERRATA_V1_1852267
99*91f16700Schasinglulu	/* Set bit 28 in ACTLR2_EL1 */
100*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR2_EL1, NEOVERSE_V1_ACTLR2_EL1_BIT_28
101*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1852267)
102*91f16700Schasinglulu
103*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(1852267), CPU_REV(1, 0)
104*91f16700Schasinglulu
105*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1925756), ERRATA_V1_1925756
106*91f16700Schasinglulu	/* Set bit 8 in CPUECTLR_EL1 */
107*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_CPUECTLR_EL1, NEOVERSE_V1_CPUECTLR_EL1_BIT_8
108*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1925756)
109*91f16700Schasinglulu
110*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(1925756), CPU_REV(1, 1)
111*91f16700Schasinglulu
112*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1940577), ERRATA_V1_1940577
113*91f16700Schasinglulu	mov	x0, #0
114*91f16700Schasinglulu	msr	S3_6_C15_C8_0, x0
115*91f16700Schasinglulu	ldr	x0, =0x10E3900002
116*91f16700Schasinglulu	msr	S3_6_C15_C8_2, x0
117*91f16700Schasinglulu	ldr	x0, =0x10FFF00083
118*91f16700Schasinglulu	msr	S3_6_C15_C8_3, x0
119*91f16700Schasinglulu	ldr	x0, =0x2001003FF
120*91f16700Schasinglulu	msr	S3_6_C15_C8_1, x0
121*91f16700Schasinglulu
122*91f16700Schasinglulu	mov	x0, #1
123*91f16700Schasinglulu	msr	S3_6_C15_C8_0, x0
124*91f16700Schasinglulu	ldr	x0, =0x10E3800082
125*91f16700Schasinglulu	msr	S3_6_C15_C8_2, x0
126*91f16700Schasinglulu	ldr	x0, =0x10FFF00083
127*91f16700Schasinglulu	msr	S3_6_C15_C8_3, x0
128*91f16700Schasinglulu	ldr	x0, =0x2001003FF
129*91f16700Schasinglulu	msr	S3_6_C15_C8_1, x0
130*91f16700Schasinglulu
131*91f16700Schasinglulu	mov	x0, #2
132*91f16700Schasinglulu	msr	S3_6_C15_C8_0, x0
133*91f16700Schasinglulu	ldr	x0, =0x10E3800200
134*91f16700Schasinglulu	msr	S3_6_C15_C8_2, x0
135*91f16700Schasinglulu	ldr	x0, =0x10FFF003E0
136*91f16700Schasinglulu	msr	S3_6_C15_C8_3, x0
137*91f16700Schasinglulu	ldr	x0, =0x2001003FF
138*91f16700Schasinglulu	msr	S3_6_C15_C8_1, x0
139*91f16700Schasinglulu
140*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1940577)
141*91f16700Schasinglulu
142*91f16700Schasinglulucheck_erratum_range neoverse_v1, ERRATUM(1940577), CPU_REV(1, 0), CPU_REV(1, 1)
143*91f16700Schasinglulu
144*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(1966096), ERRATA_V1_1966096
145*91f16700Schasinglulu	mov	x0, #0x3
146*91f16700Schasinglulu	msr	S3_6_C15_C8_0, x0
147*91f16700Schasinglulu	ldr	x0, =0xEE010F12
148*91f16700Schasinglulu	msr	S3_6_C15_C8_2, x0
149*91f16700Schasinglulu	ldr	x0, =0xFFFF0FFF
150*91f16700Schasinglulu	msr	S3_6_C15_C8_3, x0
151*91f16700Schasinglulu	ldr	x0, =0x80000000003FF
152*91f16700Schasinglulu	msr	S3_6_C15_C8_1, x0
153*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(1966096)
154*91f16700Schasinglulu
155*91f16700Schasinglulucheck_erratum_range neoverse_v1, ERRATUM(1966096), CPU_REV(1, 0), CPU_REV(1, 1)
156*91f16700Schasinglulu
157*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2108267), ERRATA_V1_2108267
158*91f16700Schasinglulu	mrs	x1, NEOVERSE_V1_CPUECTLR_EL1
159*91f16700Schasinglulu	mov	x0, #NEOVERSE_V1_CPUECTLR_EL1_PF_MODE_CNSRV
160*91f16700Schasinglulu	bfi	x1, x0, #CPUECTLR_EL1_PF_MODE_LSB, #CPUECTLR_EL1_PF_MODE_WIDTH
161*91f16700Schasinglulu	msr	NEOVERSE_V1_CPUECTLR_EL1, x1
162*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2108267)
163*91f16700Schasinglulu
164*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2108267), CPU_REV(1, 2)
165*91f16700Schasinglulu
166*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2139242), ERRATA_V1_2139242
167*91f16700Schasinglulu	mov	x0, #0x3
168*91f16700Schasinglulu	msr	S3_6_C15_C8_0, x0
169*91f16700Schasinglulu	ldr	x0, =0xEE720F14
170*91f16700Schasinglulu	msr	S3_6_C15_C8_2, x0
171*91f16700Schasinglulu	ldr	x0, =0xFFFF0FDF
172*91f16700Schasinglulu	msr	S3_6_C15_C8_3, x0
173*91f16700Schasinglulu	ldr	x0, =0x40000005003FF
174*91f16700Schasinglulu	msr	S3_6_C15_C8_1, x0
175*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2139242)
176*91f16700Schasinglulu
177*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2139242), CPU_REV(1, 1)
178*91f16700Schasinglulu
179*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2216392), ERRATA_V1_2216392
180*91f16700Schasinglulu	ldr	x0, =0x5
181*91f16700Schasinglulu	msr	S3_6_c15_c8_0, x0 /* CPUPSELR_EL3 */
182*91f16700Schasinglulu	ldr	x0, =0x10F600E000
183*91f16700Schasinglulu	msr	S3_6_c15_c8_2, x0 /* CPUPOR_EL3 */
184*91f16700Schasinglulu	ldr	x0, =0x10FF80E000
185*91f16700Schasinglulu	msr	S3_6_c15_c8_3, x0 /* CPUPMR_EL3 */
186*91f16700Schasinglulu	ldr	x0, =0x80000000003FF
187*91f16700Schasinglulu	msr	S3_6_c15_c8_1, x0 /* CPUPCR_EL3 */
188*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2216392)
189*91f16700Schasinglulu
190*91f16700Schasinglulucheck_erratum_range neoverse_v1, ERRATUM(2216392), CPU_REV(1, 0), CPU_REV(1, 1)
191*91f16700Schasinglulu
192*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2294912), ERRATA_V1_2294912
193*91f16700Schasinglulu	/* Set bit 0 in ACTLR2_EL1 */
194*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR2_EL1, NEOVERSE_V1_ACTLR2_EL1_BIT_0
195*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2294912)
196*91f16700Schasinglulu
197*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2294912), CPU_REV(1, 2)
198*91f16700Schasinglulu
199*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2372203), ERRATA_V1_2372203
200*91f16700Schasinglulu	/* Set bit 40 in ACTLR2_EL1 */
201*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR2_EL1, NEOVERSE_V1_ACTLR2_EL1_BIT_40
202*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2372203)
203*91f16700Schasinglulu
204*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2372203), CPU_REV(1, 1)
205*91f16700Schasinglulu
206*91f16700Schasingluluworkaround_runtime_start neoverse_v1, ERRATUM(2743093), ERRATA_V1_2743093
207*91f16700Schasinglulu	/* dsb before isb of power down sequence */
208*91f16700Schasinglulu	dsb	sy
209*91f16700Schasingluluworkaround_runtime_end neoverse_v1, ERRATUM(2743093)
210*91f16700Schasinglulu
211*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2743093), CPU_REV(1, 2)
212*91f16700Schasinglulu
213*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2743233), ERRATA_V1_2743233
214*91f16700Schasinglulu	sysreg_bit_clear NEOVERSE_V1_ACTLR5_EL1, NEOVERSE_V1_ACTLR5_EL1_BIT_56
215*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR5_EL1, NEOVERSE_V1_ACTLR5_EL1_BIT_55
216*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2743233)
217*91f16700Schasinglulu
218*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2743233), CPU_REV(1, 2)
219*91f16700Schasinglulu
220*91f16700Schasingluluworkaround_reset_start neoverse_v1, ERRATUM(2779461), ERRATA_V1_2779461
221*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_ACTLR3_EL1, NEOVERSE_V1_ACTLR3_EL1_BIT_47
222*91f16700Schasingluluworkaround_reset_end neoverse_v1, ERRATUM(2779461)
223*91f16700Schasinglulu
224*91f16700Schasinglulucheck_erratum_ls neoverse_v1, ERRATUM(2779461), CPU_REV(1, 2)
225*91f16700Schasinglulu
226*91f16700Schasinglulu
227*91f16700Schasingluluworkaround_reset_start neoverse_v1, CVE(2022,23960), WORKAROUND_CVE_2022_23960
228*91f16700Schasinglulu#if IMAGE_BL31
229*91f16700Schasinglulu	/*
230*91f16700Schasinglulu	 * The Neoverse-V1 generic vectors are overridden to apply errata
231*91f16700Schasinglulu         * mitigation on exception entry from lower ELs.
232*91f16700Schasinglulu	 */
233*91f16700Schasinglulu	override_vector_table wa_cve_vbar_neoverse_v1
234*91f16700Schasinglulu#endif /* IMAGE_BL31 */
235*91f16700Schasingluluworkaround_reset_end neoverse_v1, CVE(2022,23960)
236*91f16700Schasinglulu
237*91f16700Schasinglulucheck_erratum_chosen neoverse_v1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
238*91f16700Schasinglulu
239*91f16700Schasinglulu	/* ---------------------------------------------
240*91f16700Schasinglulu	 * HW will do the cache maintenance while powering down
241*91f16700Schasinglulu	 * ---------------------------------------------
242*91f16700Schasinglulu	 */
243*91f16700Schasinglulufunc neoverse_v1_core_pwr_dwn
244*91f16700Schasinglulu	/* ---------------------------------------------
245*91f16700Schasinglulu	 * Enable CPU power down bit in power control register
246*91f16700Schasinglulu	 * ---------------------------------------------
247*91f16700Schasinglulu	 */
248*91f16700Schasinglulu	sysreg_bit_set NEOVERSE_V1_CPUPWRCTLR_EL1, NEOVERSE_V1_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
249*91f16700Schasinglulu	apply_erratum neoverse_v1, ERRATUM(2743093), ERRATA_V1_2743093
250*91f16700Schasinglulu
251*91f16700Schasinglulu	isb
252*91f16700Schasinglulu	ret
253*91f16700Schasingluluendfunc neoverse_v1_core_pwr_dwn
254*91f16700Schasinglulu
255*91f16700Schasingluluerrata_report_shim neoverse_v1
256*91f16700Schasinglulu
257*91f16700Schasinglulucpu_reset_func_start neoverse_v1
258*91f16700Schasinglulu	/* Disable speculative loads */
259*91f16700Schasinglulu	msr	SSBS, xzr
260*91f16700Schasinglulucpu_reset_func_end neoverse_v1
261*91f16700Schasinglulu
262*91f16700Schasinglulu	/* ---------------------------------------------
263*91f16700Schasinglulu	 * This function provides Neoverse-V1 specific
264*91f16700Schasinglulu	 * register information for crash reporting.
265*91f16700Schasinglulu	 * It needs to return with x6 pointing to
266*91f16700Schasinglulu	 * a list of register names in ascii and
267*91f16700Schasinglulu	 * x8 - x15 having values of registers to be
268*91f16700Schasinglulu	 * reported.
269*91f16700Schasinglulu	 * ---------------------------------------------
270*91f16700Schasinglulu	 */
271*91f16700Schasinglulu.section .rodata.neoverse_v1_regs, "aS"
272*91f16700Schasingluluneoverse_v1_regs:  /* The ascii list of register names to be reported */
273*91f16700Schasinglulu	.asciz	"cpuectlr_el1", ""
274*91f16700Schasinglulu
275*91f16700Schasinglulufunc neoverse_v1_cpu_reg_dump
276*91f16700Schasinglulu	adr	x6, neoverse_v1_regs
277*91f16700Schasinglulu	mrs	x8, NEOVERSE_V1_CPUECTLR_EL1
278*91f16700Schasinglulu	ret
279*91f16700Schasingluluendfunc neoverse_v1_cpu_reg_dump
280*91f16700Schasinglulu
281*91f16700Schasingluludeclare_cpu_ops neoverse_v1, NEOVERSE_V1_MIDR, \
282*91f16700Schasinglulu	neoverse_v1_reset_func, \
283*91f16700Schasinglulu	neoverse_v1_core_pwr_dwn
284