1*91f16700Schasinglulu/* 2*91f16700Schasinglulu * Copyright (C) 2018 Marvell International Ltd. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu * https://spdx.org/licenses 6*91f16700Schasinglulu */ 7*91f16700Schasinglulu 8*91f16700Schasinglulu#ifndef CCI_MACROS_S 9*91f16700Schasinglulu#define CCI_MACROS_S 10*91f16700Schasinglulu 11*91f16700Schasinglulu#include <drivers/arm/cci.h> 12*91f16700Schasinglulu#include <platform_def.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu.section .rodata.cci_reg_name, "aS" 15*91f16700Schasinglulucci_iface_regs: 16*91f16700Schasinglulu .asciz "cci_snoop_ctrl_cluster0", "cci_snoop_ctrl_cluster1" , "" 17*91f16700Schasinglulu 18*91f16700Schasinglulu /* ------------------------------------------------ 19*91f16700Schasinglulu * The below required platform porting macro prints 20*91f16700Schasinglulu * out relevant interconnect registers whenever an 21*91f16700Schasinglulu * unhandled exception is taken in BL31. 22*91f16700Schasinglulu * Clobbers: x0 - x9, sp 23*91f16700Schasinglulu * ------------------------------------------------ 24*91f16700Schasinglulu */ 25*91f16700Schasinglulu .macro print_cci_regs 26*91f16700Schasinglulu adr x6, cci_iface_regs 27*91f16700Schasinglulu /* Store in x7 the base address of the first interface */ 28*91f16700Schasinglulu mov_imm x7, (PLAT_MARVELL_CCI_BASE + SLAVE_IFACE_OFFSET( \ 29*91f16700Schasinglulu PLAT_MARVELL_CCI_CLUSTER0_SL_IFACE_IX)) 30*91f16700Schasinglulu ldr w8, [x7, #SNOOP_CTRL_REG] 31*91f16700Schasinglulu /* Store in x7 the base address of the second interface */ 32*91f16700Schasinglulu mov_imm x7, (PLAT_MARVELL_CCI_BASE + SLAVE_IFACE_OFFSET( \ 33*91f16700Schasinglulu PLAT_MARVELL_CCI_CLUSTER1_SL_IFACE_IX)) 34*91f16700Schasinglulu ldr w9, [x7, #SNOOP_CTRL_REG] 35*91f16700Schasinglulu /* Store to the crash buf and print to console */ 36*91f16700Schasinglulu bl str_in_crash_buf_print 37*91f16700Schasinglulu .endm 38*91f16700Schasinglulu 39*91f16700Schasinglulu#endif /* CCI_MACROS_S */ 40