xref: /arm-trusted-firmware/include/plat/arm/css/common/css_def.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef CSS_DEF_H
8*91f16700Schasinglulu #define CSS_DEF_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <common/interrupt_props.h>
11*91f16700Schasinglulu #include <drivers/arm/gic_common.h>
12*91f16700Schasinglulu #include <drivers/arm/tzc400.h>
13*91f16700Schasinglulu 
14*91f16700Schasinglulu /*************************************************************************
15*91f16700Schasinglulu  * Definitions common to all ARM Compute SubSystems (CSS)
16*91f16700Schasinglulu  *************************************************************************/
17*91f16700Schasinglulu #define NSROM_BASE			0x1f000000
18*91f16700Schasinglulu #define NSROM_SIZE			0x00001000
19*91f16700Schasinglulu 
20*91f16700Schasinglulu /* Following covers CSS Peripherals excluding NSROM and NSRAM  */
21*91f16700Schasinglulu #define CSS_DEVICE_BASE			0x20000000
22*91f16700Schasinglulu #define CSS_DEVICE_SIZE			0x0e000000
23*91f16700Schasinglulu 
24*91f16700Schasinglulu /* System Security Control Registers */
25*91f16700Schasinglulu #define SSC_REG_BASE			0x2a420000
26*91f16700Schasinglulu #define SSC_GPRETN			(SSC_REG_BASE + 0x030)
27*91f16700Schasinglulu 
28*91f16700Schasinglulu /* System ID Registers Unit */
29*91f16700Schasinglulu #define SID_REG_BASE			0x2a4a0000
30*91f16700Schasinglulu #define SID_SYSTEM_ID_OFFSET		0x40
31*91f16700Schasinglulu #define SID_SYSTEM_CFG_OFFSET		0x70
32*91f16700Schasinglulu #define SID_NODE_ID_OFFSET		0x60
33*91f16700Schasinglulu #define SID_CHIP_ID_MASK		0xFF
34*91f16700Schasinglulu #define SID_MULTI_CHIP_MODE_MASK	0x100
35*91f16700Schasinglulu #define SID_MULTI_CHIP_MODE_SHIFT	8
36*91f16700Schasinglulu 
37*91f16700Schasinglulu /* The slave_bootsecure controls access to GPU, DMC and CS. */
38*91f16700Schasinglulu #define CSS_NIC400_SLAVE_BOOTSECURE	8
39*91f16700Schasinglulu 
40*91f16700Schasinglulu /* Interrupt handling constants */
41*91f16700Schasinglulu #define CSS_IRQ_MHU			69
42*91f16700Schasinglulu #define CSS_IRQ_GPU_SMMU_0		71
43*91f16700Schasinglulu #define CSS_IRQ_TZC			80
44*91f16700Schasinglulu #define CSS_IRQ_TZ_WDOG			86
45*91f16700Schasinglulu #define CSS_IRQ_SEC_SYS_TIMER		91
46*91f16700Schasinglulu 
47*91f16700Schasinglulu /* MHU register offsets */
48*91f16700Schasinglulu #define MHU_CPU_INTR_S_SET_OFFSET	0x308
49*91f16700Schasinglulu 
50*91f16700Schasinglulu /*
51*91f16700Schasinglulu  * Define a list of Group 1 Secure interrupt properties as per GICv3
52*91f16700Schasinglulu  * terminology. On a GICv2 system or mode, the interrupts will be treated as
53*91f16700Schasinglulu  * Group 0 interrupts.
54*91f16700Schasinglulu  */
55*91f16700Schasinglulu #define CSS_G1S_INT_PROPS(grp) \
56*91f16700Schasinglulu 	INTR_PROP_DESC(CSS_IRQ_MHU, GIC_HIGHEST_SEC_PRIORITY, grp, \
57*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL), \
58*91f16700Schasinglulu 	INTR_PROP_DESC(CSS_IRQ_GPU_SMMU_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
59*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL), \
60*91f16700Schasinglulu 	INTR_PROP_DESC(CSS_IRQ_TZC, GIC_HIGHEST_SEC_PRIORITY, grp, \
61*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL), \
62*91f16700Schasinglulu 	INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
63*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL)
64*91f16700Schasinglulu 
65*91f16700Schasinglulu #define CSS_G1S_IRQ_PROPS(grp) \
66*91f16700Schasinglulu 	CSS_G1S_INT_PROPS(grp), \
67*91f16700Schasinglulu 	INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
68*91f16700Schasinglulu 			GIC_INTR_CFG_LEVEL)
69*91f16700Schasinglulu 
70*91f16700Schasinglulu #if CSS_USE_SCMI_SDS_DRIVER
71*91f16700Schasinglulu /* Memory region for shared data storage */
72*91f16700Schasinglulu #define PLAT_ARM_SDS_MEM_BASE		ARM_SHARED_RAM_BASE
73*91f16700Schasinglulu #define PLAT_ARM_SDS_MEM_SIZE_MAX	0xDC0 /* 3520 bytes */
74*91f16700Schasinglulu /*
75*91f16700Schasinglulu  * The SCMI Channel is placed right after the SDS region
76*91f16700Schasinglulu  */
77*91f16700Schasinglulu #define CSS_SCMI_PAYLOAD_BASE		(PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX)
78*91f16700Schasinglulu #define CSS_SCMI_MHU_DB_REG_OFF		MHU_CPU_INTR_S_SET_OFFSET
79*91f16700Schasinglulu 
80*91f16700Schasinglulu /* Trusted mailbox base address common to all CSS */
81*91f16700Schasinglulu /* If SDS is present, then mailbox is at top of SRAM */
82*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_MAILBOX_BASE	(ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8)
83*91f16700Schasinglulu 
84*91f16700Schasinglulu /* Number of retries for SCP_RAM_READY flag */
85*91f16700Schasinglulu #define CSS_SCP_READY_10US_RETRIES		1000000 /* Effective timeout of 10000 ms */
86*91f16700Schasinglulu 
87*91f16700Schasinglulu #else
88*91f16700Schasinglulu /*
89*91f16700Schasinglulu  * SCP <=> AP boot configuration
90*91f16700Schasinglulu  *
91*91f16700Schasinglulu  * The SCP/AP boot configuration is a 32-bit word located at a known offset from
92*91f16700Schasinglulu  * the start of the Trusted SRAM.
93*91f16700Schasinglulu  *
94*91f16700Schasinglulu  * Note that the value stored at this address is only valid at boot time, before
95*91f16700Schasinglulu  * the SCP_BL2 image is transferred to SCP.
96*91f16700Schasinglulu  */
97*91f16700Schasinglulu #define SCP_BOOT_CFG_ADDR		PLAT_CSS_SCP_COM_SHARED_MEM_BASE
98*91f16700Schasinglulu 
99*91f16700Schasinglulu /* Trusted mailbox base address common to all CSS */
100*91f16700Schasinglulu /* If SDS is not present, then the mailbox is at the bottom of SRAM */
101*91f16700Schasinglulu #define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE
102*91f16700Schasinglulu 
103*91f16700Schasinglulu #endif /* CSS_USE_SCMI_SDS_DRIVER */
104*91f16700Schasinglulu 
105*91f16700Schasinglulu #define CSS_MAP_DEVICE			MAP_REGION_FLAT(		\
106*91f16700Schasinglulu 						CSS_DEVICE_BASE,	\
107*91f16700Schasinglulu 						CSS_DEVICE_SIZE,	\
108*91f16700Schasinglulu 						MT_DEVICE | MT_RW | MT_SECURE)
109*91f16700Schasinglulu 
110*91f16700Schasinglulu #define CSS_MAP_NSRAM			MAP_REGION_FLAT(		\
111*91f16700Schasinglulu 						NSRAM_BASE,	\
112*91f16700Schasinglulu 						NSRAM_SIZE,	\
113*91f16700Schasinglulu 						MT_DEVICE | MT_RW | MT_NS)
114*91f16700Schasinglulu 
115*91f16700Schasinglulu #if defined(IMAGE_BL2U)
116*91f16700Schasinglulu #define CSS_MAP_SCP_BL2U		MAP_REGION_FLAT(		\
117*91f16700Schasinglulu 						SCP_BL2U_BASE,		\
118*91f16700Schasinglulu 						SCP_BL2U_LIMIT		\
119*91f16700Schasinglulu 							- SCP_BL2U_BASE,\
120*91f16700Schasinglulu 						MT_RW_DATA | MT_SECURE)
121*91f16700Schasinglulu #endif
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /* Platform ID address */
124*91f16700Schasinglulu #define SSC_VERSION_OFFSET			0x040
125*91f16700Schasinglulu 
126*91f16700Schasinglulu #define SSC_VERSION_CONFIG_SHIFT		28
127*91f16700Schasinglulu #define SSC_VERSION_MAJOR_REV_SHIFT		24
128*91f16700Schasinglulu #define SSC_VERSION_MINOR_REV_SHIFT		20
129*91f16700Schasinglulu #define SSC_VERSION_DESIGNER_ID_SHIFT		12
130*91f16700Schasinglulu #define SSC_VERSION_PART_NUM_SHIFT		0x0
131*91f16700Schasinglulu #define SSC_VERSION_CONFIG_MASK			0xf
132*91f16700Schasinglulu #define SSC_VERSION_MAJOR_REV_MASK		0xf
133*91f16700Schasinglulu #define SSC_VERSION_MINOR_REV_MASK		0xf
134*91f16700Schasinglulu #define SSC_VERSION_DESIGNER_ID_MASK		0xff
135*91f16700Schasinglulu #define SSC_VERSION_PART_NUM_MASK		0xfff
136*91f16700Schasinglulu 
137*91f16700Schasinglulu #define SID_SYSTEM_ID_PART_NUM_MASK		0xfff
138*91f16700Schasinglulu 
139*91f16700Schasinglulu /* SSC debug configuration registers */
140*91f16700Schasinglulu #define SSC_DBGCFG_SET		0x14
141*91f16700Schasinglulu #define SSC_DBGCFG_CLR		0x18
142*91f16700Schasinglulu 
143*91f16700Schasinglulu #define SPNIDEN_INT_CLR_SHIFT	4
144*91f16700Schasinglulu #define SPNIDEN_SEL_SET_SHIFT	5
145*91f16700Schasinglulu #define SPIDEN_INT_CLR_SHIFT	6
146*91f16700Schasinglulu #define SPIDEN_SEL_SET_SHIFT	7
147*91f16700Schasinglulu 
148*91f16700Schasinglulu #ifndef __ASSEMBLER__
149*91f16700Schasinglulu 
150*91f16700Schasinglulu /* SSC_VERSION related accessors */
151*91f16700Schasinglulu 
152*91f16700Schasinglulu /* Returns the part number of the platform */
153*91f16700Schasinglulu #define GET_SSC_VERSION_PART_NUM(val)				\
154*91f16700Schasinglulu 		(((val) >> SSC_VERSION_PART_NUM_SHIFT) &	\
155*91f16700Schasinglulu 		SSC_VERSION_PART_NUM_MASK)
156*91f16700Schasinglulu 
157*91f16700Schasinglulu /* Returns the configuration number of the platform */
158*91f16700Schasinglulu #define GET_SSC_VERSION_CONFIG(val)				\
159*91f16700Schasinglulu 		(((val) >> SSC_VERSION_CONFIG_SHIFT) &		\
160*91f16700Schasinglulu 		SSC_VERSION_CONFIG_MASK)
161*91f16700Schasinglulu 
162*91f16700Schasinglulu #endif /* __ASSEMBLER__ */
163*91f16700Schasinglulu 
164*91f16700Schasinglulu /*************************************************************************
165*91f16700Schasinglulu  * Required platform porting definitions common to all
166*91f16700Schasinglulu  * ARM Compute SubSystems (CSS)
167*91f16700Schasinglulu  ************************************************************************/
168*91f16700Schasinglulu 
169*91f16700Schasinglulu /*
170*91f16700Schasinglulu  * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there
171*91f16700Schasinglulu  * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE).
172*91f16700Schasinglulu  * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load
173*91f16700Schasinglulu  * an SCP_BL2/SCP_BL2U image.
174*91f16700Schasinglulu  */
175*91f16700Schasinglulu #if CSS_LOAD_SCP_IMAGES
176*91f16700Schasinglulu 
177*91f16700Schasinglulu #if ARM_BL31_IN_DRAM
178*91f16700Schasinglulu #error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config"
179*91f16700Schasinglulu #endif
180*91f16700Schasinglulu 
181*91f16700Schasinglulu /*
182*91f16700Schasinglulu  * Load address of SCP_BL2 in CSS platform ports
183*91f16700Schasinglulu  * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1
184*91f16700Schasinglulu  * rw data or BL2.  Once SCP_BL2 is transferred to the SCP, it is discarded and
185*91f16700Schasinglulu  * BL31 is loaded over the top.
186*91f16700Schasinglulu  */
187*91f16700Schasinglulu #define SCP_BL2_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE)
188*91f16700Schasinglulu #define SCP_BL2_LIMIT			BL2_BASE
189*91f16700Schasinglulu 
190*91f16700Schasinglulu #define SCP_BL2U_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE)
191*91f16700Schasinglulu #define SCP_BL2U_LIMIT			BL2_BASE
192*91f16700Schasinglulu #endif /* CSS_LOAD_SCP_IMAGES */
193*91f16700Schasinglulu 
194*91f16700Schasinglulu /* Load address of Non-Secure Image for CSS platform ports */
195*91f16700Schasinglulu #define PLAT_ARM_NS_IMAGE_BASE		U(0xE0000000)
196*91f16700Schasinglulu 
197*91f16700Schasinglulu /*
198*91f16700Schasinglulu  * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP
199*91f16700Schasinglulu  * command
200*91f16700Schasinglulu  */
201*91f16700Schasinglulu #define CSS_CLUSTER_PWR_STATE_ON	0
202*91f16700Schasinglulu #define CSS_CLUSTER_PWR_STATE_OFF	3
203*91f16700Schasinglulu 
204*91f16700Schasinglulu #define CSS_CPU_PWR_STATE_ON		1
205*91f16700Schasinglulu #define CSS_CPU_PWR_STATE_OFF		0
206*91f16700Schasinglulu #define CSS_CPU_PWR_STATE(state, n)	(((state) >> (n)) & 1)
207*91f16700Schasinglulu 
208*91f16700Schasinglulu #endif /* CSS_DEF_H */
209