xref: /arm-trusted-firmware/include/plat/arm/common/plat_arm.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2023, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu #ifndef PLAT_ARM_H
7*91f16700Schasinglulu #define PLAT_ARM_H
8*91f16700Schasinglulu 
9*91f16700Schasinglulu #include <stdbool.h>
10*91f16700Schasinglulu #include <stdint.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #include <drivers/arm/tzc_common.h>
13*91f16700Schasinglulu #include <lib/bakery_lock.h>
14*91f16700Schasinglulu #include <lib/cassert.h>
15*91f16700Schasinglulu #include <lib/el3_runtime/cpu_data.h>
16*91f16700Schasinglulu #include <lib/spinlock.h>
17*91f16700Schasinglulu #include <lib/utils_def.h>
18*91f16700Schasinglulu #include <lib/xlat_tables/xlat_tables_compat.h>
19*91f16700Schasinglulu 
20*91f16700Schasinglulu /*******************************************************************************
21*91f16700Schasinglulu  * Forward declarations
22*91f16700Schasinglulu  ******************************************************************************/
23*91f16700Schasinglulu struct meminfo;
24*91f16700Schasinglulu struct image_info;
25*91f16700Schasinglulu struct bl_params;
26*91f16700Schasinglulu 
27*91f16700Schasinglulu typedef struct arm_tzc_regions_info {
28*91f16700Schasinglulu 	unsigned long long base;
29*91f16700Schasinglulu 	unsigned long long end;
30*91f16700Schasinglulu 	unsigned int sec_attr;
31*91f16700Schasinglulu 	unsigned int nsaid_permissions;
32*91f16700Schasinglulu } arm_tzc_regions_info_t;
33*91f16700Schasinglulu 
34*91f16700Schasinglulu /*******************************************************************************
35*91f16700Schasinglulu  * Default mapping definition of the TrustZone Controller for ARM standard
36*91f16700Schasinglulu  * platforms.
37*91f16700Schasinglulu  * Configure:
38*91f16700Schasinglulu  *   - Region 0 with no access;
39*91f16700Schasinglulu  *   - Region 1 with secure access only;
40*91f16700Schasinglulu  *   - the remaining DRAM regions access from the given Non-Secure masters.
41*91f16700Schasinglulu  ******************************************************************************/
42*91f16700Schasinglulu 
43*91f16700Schasinglulu #if ENABLE_RME
44*91f16700Schasinglulu #define ARM_TZC_RME_REGIONS_DEF						    \
45*91f16700Schasinglulu 	{ARM_AP_TZC_DRAM1_BASE, ARM_AP_TZC_DRAM1_END, TZC_REGION_S_RDWR, 0},\
46*91f16700Schasinglulu 	{ARM_EL3_TZC_DRAM1_BASE, ARM_L1_GPT_END, TZC_REGION_S_RDWR, 0},	    \
47*91f16700Schasinglulu 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
48*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
49*91f16700Schasinglulu 	/* Realm and Shared area share the same PAS */		    \
50*91f16700Schasinglulu 	{ARM_REALM_BASE, ARM_EL3_RMM_SHARED_END, ARM_TZC_NS_DRAM_S_ACCESS,  \
51*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS},				    \
52*91f16700Schasinglulu 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	    \
53*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS}
54*91f16700Schasinglulu #endif
55*91f16700Schasinglulu 
56*91f16700Schasinglulu #if SPM_MM || (SPMC_AT_EL3 && SPMC_AT_EL3_SEL0_SP)
57*91f16700Schasinglulu #define ARM_TZC_REGIONS_DEF						\
58*91f16700Schasinglulu 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
59*91f16700Schasinglulu 		TZC_REGION_S_RDWR, 0},					\
60*91f16700Schasinglulu 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
61*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
62*91f16700Schasinglulu 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
63*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
64*91f16700Schasinglulu 	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
65*91f16700Schasinglulu 		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
66*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS}
67*91f16700Schasinglulu 
68*91f16700Schasinglulu #elif ENABLE_RME
69*91f16700Schasinglulu #if (defined(SPD_tspd) || defined(SPD_opteed) || defined(SPD_spmd)) &&  \
70*91f16700Schasinglulu MEASURED_BOOT
71*91f16700Schasinglulu #define ARM_TZC_REGIONS_DEF					        \
72*91f16700Schasinglulu 	ARM_TZC_RME_REGIONS_DEF,					\
73*91f16700Schasinglulu 	{ARM_EVENT_LOG_DRAM1_BASE, ARM_EVENT_LOG_DRAM1_END,             \
74*91f16700Schasinglulu 		TZC_REGION_S_RDWR, 0}
75*91f16700Schasinglulu #else
76*91f16700Schasinglulu #define ARM_TZC_REGIONS_DEF					        \
77*91f16700Schasinglulu 	ARM_TZC_RME_REGIONS_DEF
78*91f16700Schasinglulu #endif
79*91f16700Schasinglulu 
80*91f16700Schasinglulu #else
81*91f16700Schasinglulu #define ARM_TZC_REGIONS_DEF						\
82*91f16700Schasinglulu 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END + ARM_L1_GPT_SIZE,\
83*91f16700Schasinglulu 		TZC_REGION_S_RDWR, 0},					\
84*91f16700Schasinglulu 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
85*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
86*91f16700Schasinglulu 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
87*91f16700Schasinglulu 		PLAT_ARM_TZC_NS_DEV_ACCESS}
88*91f16700Schasinglulu #endif
89*91f16700Schasinglulu 
90*91f16700Schasinglulu #define ARM_CASSERT_MMAP						  \
91*91f16700Schasinglulu 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
92*91f16700Schasinglulu 		assert_plat_arm_mmap_mismatch);				  \
93*91f16700Schasinglulu 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
94*91f16700Schasinglulu 		<= MAX_MMAP_REGIONS,					  \
95*91f16700Schasinglulu 		assert_max_mmap_regions);
96*91f16700Schasinglulu 
97*91f16700Schasinglulu void arm_setup_romlib(void);
98*91f16700Schasinglulu 
99*91f16700Schasinglulu #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
100*91f16700Schasinglulu /*
101*91f16700Schasinglulu  * Use this macro to instantiate lock before it is used in below
102*91f16700Schasinglulu  * arm_lock_xxx() macros
103*91f16700Schasinglulu  */
104*91f16700Schasinglulu #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
105*91f16700Schasinglulu #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
106*91f16700Schasinglulu 
107*91f16700Schasinglulu #if !HW_ASSISTED_COHERENCY
108*91f16700Schasinglulu #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
109*91f16700Schasinglulu #else
110*91f16700Schasinglulu #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
111*91f16700Schasinglulu #endif
112*91f16700Schasinglulu #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
113*91f16700Schasinglulu 
114*91f16700Schasinglulu /*
115*91f16700Schasinglulu  * These are wrapper macros to the Coherent Memory Bakery Lock API.
116*91f16700Schasinglulu  */
117*91f16700Schasinglulu #define arm_lock_init()		bakery_lock_init(&arm_lock)
118*91f16700Schasinglulu #define arm_lock_get()		bakery_lock_get(&arm_lock)
119*91f16700Schasinglulu #define arm_lock_release()	bakery_lock_release(&arm_lock)
120*91f16700Schasinglulu 
121*91f16700Schasinglulu #else
122*91f16700Schasinglulu 
123*91f16700Schasinglulu /*
124*91f16700Schasinglulu  * Empty macros for all other BL stages other than BL31 and BL32
125*91f16700Schasinglulu  */
126*91f16700Schasinglulu #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
127*91f16700Schasinglulu #define ARM_LOCK_GET_INSTANCE	0
128*91f16700Schasinglulu #define arm_lock_init()
129*91f16700Schasinglulu #define arm_lock_get()
130*91f16700Schasinglulu #define arm_lock_release()
131*91f16700Schasinglulu 
132*91f16700Schasinglulu #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
133*91f16700Schasinglulu 
134*91f16700Schasinglulu #if ARM_RECOM_STATE_ID_ENC
135*91f16700Schasinglulu /*
136*91f16700Schasinglulu  * Macros used to parse state information from State-ID if it is using the
137*91f16700Schasinglulu  * recommended encoding for State-ID.
138*91f16700Schasinglulu  */
139*91f16700Schasinglulu #define ARM_LOCAL_PSTATE_WIDTH		4
140*91f16700Schasinglulu #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
141*91f16700Schasinglulu 
142*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
143*91f16700Schasinglulu #define ARM_LAST_AT_PLVL_MASK		(ARM_LOCAL_PSTATE_MASK <<	\
144*91f16700Schasinglulu 					 (ARM_LOCAL_PSTATE_WIDTH *	\
145*91f16700Schasinglulu 					  (PLAT_MAX_PWR_LVL + 1)))
146*91f16700Schasinglulu #endif /* __PSCI_OS_INIT_MODE__ */
147*91f16700Schasinglulu 
148*91f16700Schasinglulu /* Macros to construct the composite power state */
149*91f16700Schasinglulu 
150*91f16700Schasinglulu /* Make composite power state parameter till power level 0 */
151*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
152*91f16700Schasinglulu 
153*91f16700Schasinglulu #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
154*91f16700Schasinglulu 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
155*91f16700Schasinglulu #else
156*91f16700Schasinglulu #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
157*91f16700Schasinglulu 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
158*91f16700Schasinglulu 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
159*91f16700Schasinglulu 		((type) << PSTATE_TYPE_SHIFT))
160*91f16700Schasinglulu #endif /* __PSCI_EXTENDED_STATE_ID__ */
161*91f16700Schasinglulu 
162*91f16700Schasinglulu /* Make composite power state parameter till power level 1 */
163*91f16700Schasinglulu #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
164*91f16700Schasinglulu 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
165*91f16700Schasinglulu 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
166*91f16700Schasinglulu 
167*91f16700Schasinglulu /* Make composite power state parameter till power level 2 */
168*91f16700Schasinglulu #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
169*91f16700Schasinglulu 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
170*91f16700Schasinglulu 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
171*91f16700Schasinglulu 
172*91f16700Schasinglulu #endif /* __ARM_RECOM_STATE_ID_ENC__ */
173*91f16700Schasinglulu 
174*91f16700Schasinglulu /* ARM State switch error codes */
175*91f16700Schasinglulu #define STATE_SW_E_PARAM		(-2)
176*91f16700Schasinglulu #define STATE_SW_E_DENIED		(-3)
177*91f16700Schasinglulu 
178*91f16700Schasinglulu /* plat_get_rotpk_info() flags */
179*91f16700Schasinglulu #define ARM_ROTPK_REGS_ID			1
180*91f16700Schasinglulu #define ARM_ROTPK_DEVEL_RSA_ID			2
181*91f16700Schasinglulu #define ARM_ROTPK_DEVEL_ECDSA_ID		3
182*91f16700Schasinglulu #define ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID	4
183*91f16700Schasinglulu #define ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID	5
184*91f16700Schasinglulu 
185*91f16700Schasinglulu #define ARM_USE_DEVEL_ROTPK							\
186*91f16700Schasinglulu 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_RSA_ID) ||			\
187*91f16700Schasinglulu 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_ECDSA_ID) ||			\
188*91f16700Schasinglulu 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_RSA_KEY_ID) ||	\
189*91f16700Schasinglulu 	(ARM_ROTPK_LOCATION_ID == ARM_ROTPK_DEVEL_FULL_DEV_ECDSA_KEY_ID)
190*91f16700Schasinglulu 
191*91f16700Schasinglulu /* IO storage utility functions */
192*91f16700Schasinglulu int arm_io_setup(void);
193*91f16700Schasinglulu 
194*91f16700Schasinglulu /* Set image specification in IO block policy */
195*91f16700Schasinglulu int arm_set_image_source(unsigned int image_id, const char *part_name,
196*91f16700Schasinglulu 			 uintptr_t *dev_handle, uintptr_t *image_spec);
197*91f16700Schasinglulu void arm_set_fip_addr(uint32_t active_fw_bank_idx);
198*91f16700Schasinglulu 
199*91f16700Schasinglulu /* Security utility functions */
200*91f16700Schasinglulu void arm_tzc400_setup(uintptr_t tzc_base,
201*91f16700Schasinglulu 			const arm_tzc_regions_info_t *tzc_regions);
202*91f16700Schasinglulu struct tzc_dmc500_driver_data;
203*91f16700Schasinglulu void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
204*91f16700Schasinglulu 			const arm_tzc_regions_info_t *tzc_regions);
205*91f16700Schasinglulu 
206*91f16700Schasinglulu /* Console utility functions */
207*91f16700Schasinglulu void arm_console_boot_init(void);
208*91f16700Schasinglulu void arm_console_boot_end(void);
209*91f16700Schasinglulu void arm_console_runtime_init(void);
210*91f16700Schasinglulu void arm_console_runtime_end(void);
211*91f16700Schasinglulu 
212*91f16700Schasinglulu /* Systimer utility function */
213*91f16700Schasinglulu void arm_configure_sys_timer(void);
214*91f16700Schasinglulu 
215*91f16700Schasinglulu /* PM utility functions */
216*91f16700Schasinglulu int arm_validate_power_state(unsigned int power_state,
217*91f16700Schasinglulu 			    psci_power_state_t *req_state);
218*91f16700Schasinglulu int arm_validate_psci_entrypoint(uintptr_t entrypoint);
219*91f16700Schasinglulu int arm_validate_ns_entrypoint(uintptr_t entrypoint);
220*91f16700Schasinglulu void arm_system_pwr_domain_save(void);
221*91f16700Schasinglulu void arm_system_pwr_domain_resume(void);
222*91f16700Schasinglulu int arm_psci_read_mem_protect(int *enabled);
223*91f16700Schasinglulu int arm_nor_psci_write_mem_protect(int val);
224*91f16700Schasinglulu void arm_nor_psci_do_static_mem_protect(void);
225*91f16700Schasinglulu void arm_nor_psci_do_dyn_mem_protect(void);
226*91f16700Schasinglulu int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
227*91f16700Schasinglulu 
228*91f16700Schasinglulu /* Topology utility function */
229*91f16700Schasinglulu int arm_check_mpidr(u_register_t mpidr);
230*91f16700Schasinglulu 
231*91f16700Schasinglulu /* BL1 utility functions */
232*91f16700Schasinglulu void arm_bl1_early_platform_setup(void);
233*91f16700Schasinglulu void arm_bl1_platform_setup(void);
234*91f16700Schasinglulu void arm_bl1_plat_arch_setup(void);
235*91f16700Schasinglulu 
236*91f16700Schasinglulu /* BL2 utility functions */
237*91f16700Schasinglulu void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
238*91f16700Schasinglulu void arm_bl2_platform_setup(void);
239*91f16700Schasinglulu void arm_bl2_plat_arch_setup(void);
240*91f16700Schasinglulu uint32_t arm_get_spsr_for_bl32_entry(void);
241*91f16700Schasinglulu uint32_t arm_get_spsr_for_bl33_entry(void);
242*91f16700Schasinglulu int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
243*91f16700Schasinglulu int arm_bl2_handle_post_image_load(unsigned int image_id);
244*91f16700Schasinglulu struct bl_params *arm_get_next_bl_params(void);
245*91f16700Schasinglulu 
246*91f16700Schasinglulu /* BL2 at EL3 functions */
247*91f16700Schasinglulu void arm_bl2_el3_early_platform_setup(void);
248*91f16700Schasinglulu void arm_bl2_el3_plat_arch_setup(void);
249*91f16700Schasinglulu 
250*91f16700Schasinglulu /* BL2U utility functions */
251*91f16700Schasinglulu void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
252*91f16700Schasinglulu 				void *plat_info);
253*91f16700Schasinglulu void arm_bl2u_platform_setup(void);
254*91f16700Schasinglulu void arm_bl2u_plat_arch_setup(void);
255*91f16700Schasinglulu 
256*91f16700Schasinglulu /* BL31 utility functions */
257*91f16700Schasinglulu void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
258*91f16700Schasinglulu 				uintptr_t hw_config, void *plat_params_from_bl2);
259*91f16700Schasinglulu void arm_bl31_platform_setup(void);
260*91f16700Schasinglulu void arm_bl31_plat_runtime_setup(void);
261*91f16700Schasinglulu void arm_bl31_plat_arch_setup(void);
262*91f16700Schasinglulu 
263*91f16700Schasinglulu /* TSP utility functions */
264*91f16700Schasinglulu void arm_tsp_early_platform_setup(void);
265*91f16700Schasinglulu 
266*91f16700Schasinglulu /* SP_MIN utility functions */
267*91f16700Schasinglulu void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
268*91f16700Schasinglulu 				uintptr_t hw_config, void *plat_params_from_bl2);
269*91f16700Schasinglulu void arm_sp_min_plat_runtime_setup(void);
270*91f16700Schasinglulu void arm_sp_min_plat_arch_setup(void);
271*91f16700Schasinglulu 
272*91f16700Schasinglulu /* FIP TOC validity check */
273*91f16700Schasinglulu bool arm_io_is_toc_valid(void);
274*91f16700Schasinglulu 
275*91f16700Schasinglulu /* Utility functions for Dynamic Config */
276*91f16700Schasinglulu void arm_bl2_dyn_cfg_init(void);
277*91f16700Schasinglulu void arm_bl1_set_mbedtls_heap(void);
278*91f16700Schasinglulu int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
279*91f16700Schasinglulu 
280*91f16700Schasinglulu #if MEASURED_BOOT
281*91f16700Schasinglulu int arm_set_tos_fw_info(uintptr_t log_addr, size_t log_size);
282*91f16700Schasinglulu int arm_set_nt_fw_info(
283*91f16700Schasinglulu /*
284*91f16700Schasinglulu  * Currently OP-TEE does not support reading DTBs from Secure memory
285*91f16700Schasinglulu  * and this option should be removed when feature is supported.
286*91f16700Schasinglulu  */
287*91f16700Schasinglulu #ifdef SPD_opteed
288*91f16700Schasinglulu 			uintptr_t log_addr,
289*91f16700Schasinglulu #endif
290*91f16700Schasinglulu 			size_t log_size, uintptr_t *ns_log_addr);
291*91f16700Schasinglulu int arm_set_tb_fw_info(uintptr_t log_addr, size_t log_size,
292*91f16700Schasinglulu 		       size_t log_max_size);
293*91f16700Schasinglulu int arm_get_tb_fw_info(uint64_t *log_addr, size_t *log_size,
294*91f16700Schasinglulu 		       size_t *log_max_size);
295*91f16700Schasinglulu #endif /* MEASURED_BOOT */
296*91f16700Schasinglulu 
297*91f16700Schasinglulu /*
298*91f16700Schasinglulu  * Free the memory storing initialization code only used during an images boot
299*91f16700Schasinglulu  * time so it can be reclaimed for runtime data
300*91f16700Schasinglulu  */
301*91f16700Schasinglulu void arm_free_init_memory(void);
302*91f16700Schasinglulu 
303*91f16700Schasinglulu /*
304*91f16700Schasinglulu  * Make the higher level translation tables read-only
305*91f16700Schasinglulu  */
306*91f16700Schasinglulu void arm_xlat_make_tables_readonly(void);
307*91f16700Schasinglulu 
308*91f16700Schasinglulu /*
309*91f16700Schasinglulu  * Mandatory functions required in ARM standard platforms
310*91f16700Schasinglulu  */
311*91f16700Schasinglulu unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
312*91f16700Schasinglulu void plat_arm_gic_driver_init(void);
313*91f16700Schasinglulu void plat_arm_gic_init(void);
314*91f16700Schasinglulu void plat_arm_gic_cpuif_enable(void);
315*91f16700Schasinglulu void plat_arm_gic_cpuif_disable(void);
316*91f16700Schasinglulu void plat_arm_gic_redistif_on(void);
317*91f16700Schasinglulu void plat_arm_gic_redistif_off(void);
318*91f16700Schasinglulu void plat_arm_gic_pcpu_init(void);
319*91f16700Schasinglulu void plat_arm_gic_save(void);
320*91f16700Schasinglulu void plat_arm_gic_resume(void);
321*91f16700Schasinglulu void plat_arm_security_setup(void);
322*91f16700Schasinglulu void plat_arm_pwrc_setup(void);
323*91f16700Schasinglulu void plat_arm_interconnect_init(void);
324*91f16700Schasinglulu void plat_arm_interconnect_enter_coherency(void);
325*91f16700Schasinglulu void plat_arm_interconnect_exit_coherency(void);
326*91f16700Schasinglulu void plat_arm_program_trusted_mailbox(uintptr_t address);
327*91f16700Schasinglulu bool plat_arm_bl1_fwu_needed(void);
328*91f16700Schasinglulu __dead2 void plat_arm_error_handler(int err);
329*91f16700Schasinglulu __dead2 void plat_arm_system_reset(void);
330*91f16700Schasinglulu 
331*91f16700Schasinglulu /*
332*91f16700Schasinglulu  * Optional functions in ARM standard platforms
333*91f16700Schasinglulu  */
334*91f16700Schasinglulu void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
335*91f16700Schasinglulu int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
336*91f16700Schasinglulu 	unsigned int *flags);
337*91f16700Schasinglulu int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
338*91f16700Schasinglulu 	unsigned int *flags);
339*91f16700Schasinglulu int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
340*91f16700Schasinglulu 	unsigned int *flags);
341*91f16700Schasinglulu int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
342*91f16700Schasinglulu 	unsigned int *flags);
343*91f16700Schasinglulu 
344*91f16700Schasinglulu #if ARM_PLAT_MT
345*91f16700Schasinglulu unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
346*91f16700Schasinglulu #endif
347*91f16700Schasinglulu 
348*91f16700Schasinglulu /*
349*91f16700Schasinglulu  * This function is called after loading SCP_BL2 image and it is used to perform
350*91f16700Schasinglulu  * any platform-specific actions required to handle the SCP firmware.
351*91f16700Schasinglulu  */
352*91f16700Schasinglulu int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
353*91f16700Schasinglulu 
354*91f16700Schasinglulu /*
355*91f16700Schasinglulu  * Optional functions required in ARM standard platforms
356*91f16700Schasinglulu  */
357*91f16700Schasinglulu void plat_arm_io_setup(void);
358*91f16700Schasinglulu int plat_arm_get_alt_image_source(
359*91f16700Schasinglulu 	unsigned int image_id,
360*91f16700Schasinglulu 	uintptr_t *dev_handle,
361*91f16700Schasinglulu 	uintptr_t *image_spec);
362*91f16700Schasinglulu unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
363*91f16700Schasinglulu const mmap_region_t *plat_arm_get_mmap(void);
364*91f16700Schasinglulu 
365*91f16700Schasinglulu /* Allow platform to override psci_pm_ops during runtime */
366*91f16700Schasinglulu const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
367*91f16700Schasinglulu 
368*91f16700Schasinglulu /* Execution state switch in ARM platforms */
369*91f16700Schasinglulu int arm_execution_state_switch(unsigned int smc_fid,
370*91f16700Schasinglulu 		uint32_t pc_hi,
371*91f16700Schasinglulu 		uint32_t pc_lo,
372*91f16700Schasinglulu 		uint32_t cookie_hi,
373*91f16700Schasinglulu 		uint32_t cookie_lo,
374*91f16700Schasinglulu 		void *handle);
375*91f16700Schasinglulu 
376*91f16700Schasinglulu /* Optional functions for SP_MIN */
377*91f16700Schasinglulu void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
378*91f16700Schasinglulu 			u_register_t arg2, u_register_t arg3);
379*91f16700Schasinglulu 
380*91f16700Schasinglulu /* global variables */
381*91f16700Schasinglulu extern plat_psci_ops_t plat_arm_psci_pm_ops;
382*91f16700Schasinglulu extern const mmap_region_t plat_arm_mmap[];
383*91f16700Schasinglulu extern const unsigned int arm_pm_idle_states[];
384*91f16700Schasinglulu 
385*91f16700Schasinglulu /* secure watchdog */
386*91f16700Schasinglulu void plat_arm_secure_wdt_start(void);
387*91f16700Schasinglulu void plat_arm_secure_wdt_stop(void);
388*91f16700Schasinglulu void plat_arm_secure_wdt_refresh(void);
389*91f16700Schasinglulu 
390*91f16700Schasinglulu /* Get SOC-ID of ARM platform */
391*91f16700Schasinglulu uint32_t plat_arm_get_soc_id(void);
392*91f16700Schasinglulu 
393*91f16700Schasinglulu #endif /* PLAT_ARM_H */
394