1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2017-2021, Arm Limited and Contributors. All rights reserved. 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef XLAT_TABLES_DEFS_H 8*91f16700Schasinglulu #define XLAT_TABLES_DEFS_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <arch.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu #include <lib/xlat_tables/xlat_mmu_helpers.h> 13*91f16700Schasinglulu 14*91f16700Schasinglulu /* Miscellaneous MMU related constants */ 15*91f16700Schasinglulu #define NUM_2MB_IN_GB (U(1) << 9) 16*91f16700Schasinglulu #define NUM_4K_IN_2MB (U(1) << 9) 17*91f16700Schasinglulu #define NUM_GB_IN_4GB (U(1) << 2) 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define TWO_MB_SHIFT U(21) 20*91f16700Schasinglulu #define ONE_GB_SHIFT U(30) 21*91f16700Schasinglulu #define FOUR_KB_SHIFT U(12) 22*91f16700Schasinglulu 23*91f16700Schasinglulu #define ONE_GB_INDEX(x) ((x) >> ONE_GB_SHIFT) 24*91f16700Schasinglulu #define TWO_MB_INDEX(x) ((x) >> TWO_MB_SHIFT) 25*91f16700Schasinglulu #define FOUR_KB_INDEX(x) ((x) >> FOUR_KB_SHIFT) 26*91f16700Schasinglulu 27*91f16700Schasinglulu #define PAGE_SIZE_4KB U(4096) 28*91f16700Schasinglulu #define PAGE_SIZE_16KB U(16384) 29*91f16700Schasinglulu #define PAGE_SIZE_64KB U(65536) 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define INVALID_DESC U(0x0) 32*91f16700Schasinglulu /* 33*91f16700Schasinglulu * A block descriptor points to a region of memory bigger than the granule size 34*91f16700Schasinglulu * (e.g. a 2MB region when the granule size is 4KB). 35*91f16700Schasinglulu */ 36*91f16700Schasinglulu #define BLOCK_DESC U(0x1) /* Table levels 0-2 */ 37*91f16700Schasinglulu /* A table descriptor points to the next level of translation table. */ 38*91f16700Schasinglulu #define TABLE_DESC U(0x3) /* Table levels 0-2 */ 39*91f16700Schasinglulu /* 40*91f16700Schasinglulu * A page descriptor points to a page, i.e. a memory region whose size is the 41*91f16700Schasinglulu * translation granule size (e.g. 4KB). 42*91f16700Schasinglulu */ 43*91f16700Schasinglulu #define PAGE_DESC U(0x3) /* Table level 3 */ 44*91f16700Schasinglulu 45*91f16700Schasinglulu #define DESC_MASK U(0x3) 46*91f16700Schasinglulu 47*91f16700Schasinglulu #define FIRST_LEVEL_DESC_N ONE_GB_SHIFT 48*91f16700Schasinglulu #define SECOND_LEVEL_DESC_N TWO_MB_SHIFT 49*91f16700Schasinglulu #define THIRD_LEVEL_DESC_N FOUR_KB_SHIFT 50*91f16700Schasinglulu 51*91f16700Schasinglulu /* XN: Translation regimes that support one VA range (EL2 and EL3). */ 52*91f16700Schasinglulu #define XN (ULL(1) << 2) 53*91f16700Schasinglulu /* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */ 54*91f16700Schasinglulu #define UXN (ULL(1) << 2) 55*91f16700Schasinglulu #define PXN (ULL(1) << 1) 56*91f16700Schasinglulu #define CONT_HINT (ULL(1) << 0) 57*91f16700Schasinglulu #define UPPER_ATTRS(x) (((x) & ULL(0x7)) << 52) 58*91f16700Schasinglulu 59*91f16700Schasinglulu #define NON_GLOBAL (U(1) << 9) 60*91f16700Schasinglulu #define ACCESS_FLAG (U(1) << 8) 61*91f16700Schasinglulu #define NSH (U(0x0) << 6) 62*91f16700Schasinglulu #define OSH (U(0x2) << 6) 63*91f16700Schasinglulu #define ISH (U(0x3) << 6) 64*91f16700Schasinglulu 65*91f16700Schasinglulu #ifdef __aarch64__ 66*91f16700Schasinglulu /* Guarded Page bit */ 67*91f16700Schasinglulu #define GP (ULL(1) << 50) 68*91f16700Schasinglulu #endif 69*91f16700Schasinglulu 70*91f16700Schasinglulu #define TABLE_ADDR_MASK ULL(0x0000FFFFFFFFF000) 71*91f16700Schasinglulu 72*91f16700Schasinglulu /* 73*91f16700Schasinglulu * The ARMv8-A architecture allows translation granule sizes of 4KB, 16KB or 74*91f16700Schasinglulu * 64KB. However, only 4KB are supported at the moment. 75*91f16700Schasinglulu */ 76*91f16700Schasinglulu #define PAGE_SIZE_SHIFT FOUR_KB_SHIFT 77*91f16700Schasinglulu #define PAGE_SIZE (UL(1) << PAGE_SIZE_SHIFT) 78*91f16700Schasinglulu #define PAGE_SIZE_MASK (PAGE_SIZE - UL(1)) 79*91f16700Schasinglulu #define IS_PAGE_ALIGNED(addr) (((addr) & PAGE_SIZE_MASK) == U(0)) 80*91f16700Schasinglulu 81*91f16700Schasinglulu #if (ARM_ARCH_MAJOR == 7) && !ARMV7_SUPPORTS_LARGE_PAGE_ADDRESSING 82*91f16700Schasinglulu #define XLAT_ENTRY_SIZE_SHIFT U(2) /* Each MMU table entry is 4 bytes */ 83*91f16700Schasinglulu #else 84*91f16700Schasinglulu #define XLAT_ENTRY_SIZE_SHIFT U(3) /* Each MMU table entry is 8 bytes */ 85*91f16700Schasinglulu #endif 86*91f16700Schasinglulu #define XLAT_ENTRY_SIZE (U(1) << XLAT_ENTRY_SIZE_SHIFT) 87*91f16700Schasinglulu 88*91f16700Schasinglulu #define XLAT_TABLE_SIZE_SHIFT PAGE_SIZE_SHIFT /* Size of one complete table */ 89*91f16700Schasinglulu #define XLAT_TABLE_SIZE (U(1) << XLAT_TABLE_SIZE_SHIFT) 90*91f16700Schasinglulu 91*91f16700Schasinglulu #define XLAT_TABLE_LEVEL_MAX U(3) 92*91f16700Schasinglulu 93*91f16700Schasinglulu /* Values for number of entries in each MMU translation table */ 94*91f16700Schasinglulu #define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT) 95*91f16700Schasinglulu #define XLAT_TABLE_ENTRIES (U(1) << XLAT_TABLE_ENTRIES_SHIFT) 96*91f16700Schasinglulu #define XLAT_TABLE_ENTRIES_MASK (XLAT_TABLE_ENTRIES - U(1)) 97*91f16700Schasinglulu 98*91f16700Schasinglulu /* Values to convert a memory address to an index into a translation table */ 99*91f16700Schasinglulu #define L3_XLAT_ADDRESS_SHIFT PAGE_SIZE_SHIFT 100*91f16700Schasinglulu #define L2_XLAT_ADDRESS_SHIFT (L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 101*91f16700Schasinglulu #define L1_XLAT_ADDRESS_SHIFT (L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 102*91f16700Schasinglulu #define L0_XLAT_ADDRESS_SHIFT (L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT) 103*91f16700Schasinglulu #define XLAT_ADDR_SHIFT(level) (PAGE_SIZE_SHIFT + \ 104*91f16700Schasinglulu ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT)) 105*91f16700Schasinglulu 106*91f16700Schasinglulu #define XLAT_BLOCK_SIZE(level) (UL(1) << XLAT_ADDR_SHIFT(level)) 107*91f16700Schasinglulu /* Mask to get the bits used to index inside a block of a certain level */ 108*91f16700Schasinglulu #define XLAT_BLOCK_MASK(level) (XLAT_BLOCK_SIZE(level) - UL(1)) 109*91f16700Schasinglulu /* Mask to get the address bits common to a block of a certain table level*/ 110*91f16700Schasinglulu #define XLAT_ADDR_MASK(level) (~XLAT_BLOCK_MASK(level)) 111*91f16700Schasinglulu /* 112*91f16700Schasinglulu * Extract from the given virtual address the index into the given lookup level. 113*91f16700Schasinglulu * This macro assumes the system is using the 4KB translation granule. 114*91f16700Schasinglulu */ 115*91f16700Schasinglulu #define XLAT_TABLE_IDX(virtual_addr, level) \ 116*91f16700Schasinglulu (((virtual_addr) >> XLAT_ADDR_SHIFT(level)) & ULL(0x1FF)) 117*91f16700Schasinglulu 118*91f16700Schasinglulu /* 119*91f16700Schasinglulu * The ARMv8 translation table descriptor format defines AP[2:1] as the Access 120*91f16700Schasinglulu * Permissions bits, and does not define an AP[0] bit. 121*91f16700Schasinglulu * 122*91f16700Schasinglulu * AP[1] is valid only for a stage 1 translation that supports two VA ranges 123*91f16700Schasinglulu * (i.e. in the ARMv8A.0 architecture, that is the S-EL1&0 regime). It is RES1 124*91f16700Schasinglulu * when stage 1 translations can only support one VA range. 125*91f16700Schasinglulu */ 126*91f16700Schasinglulu #define AP2_SHIFT U(0x7) 127*91f16700Schasinglulu #define AP2_RO ULL(0x1) 128*91f16700Schasinglulu #define AP2_RW ULL(0x0) 129*91f16700Schasinglulu 130*91f16700Schasinglulu #define AP1_SHIFT U(0x6) 131*91f16700Schasinglulu #define AP1_ACCESS_UNPRIVILEGED ULL(0x1) 132*91f16700Schasinglulu #define AP1_NO_ACCESS_UNPRIVILEGED ULL(0x0) 133*91f16700Schasinglulu #define AP1_RES1 ULL(0x1) 134*91f16700Schasinglulu 135*91f16700Schasinglulu /* 136*91f16700Schasinglulu * The following definitions must all be passed to the LOWER_ATTRS() macro to 137*91f16700Schasinglulu * get the right bitmask. 138*91f16700Schasinglulu */ 139*91f16700Schasinglulu #define AP_RO (AP2_RO << 5) 140*91f16700Schasinglulu #define AP_RW (AP2_RW << 5) 141*91f16700Schasinglulu #define AP_ACCESS_UNPRIVILEGED (AP1_ACCESS_UNPRIVILEGED << 4) 142*91f16700Schasinglulu #define AP_NO_ACCESS_UNPRIVILEGED (AP1_NO_ACCESS_UNPRIVILEGED << 4) 143*91f16700Schasinglulu #define AP_ONE_VA_RANGE_RES1 (AP1_RES1 << 4) 144*91f16700Schasinglulu #define NS (U(0x1) << 3) 145*91f16700Schasinglulu #define EL3_S1_NSE (U(0x1) << 9) 146*91f16700Schasinglulu #define ATTR_NON_CACHEABLE_INDEX ULL(0x2) 147*91f16700Schasinglulu #define ATTR_DEVICE_INDEX ULL(0x1) 148*91f16700Schasinglulu #define ATTR_IWBWA_OWBWA_NTR_INDEX ULL(0x0) 149*91f16700Schasinglulu #define LOWER_ATTRS(x) (((x) & U(0xfff)) << 2) 150*91f16700Schasinglulu 151*91f16700Schasinglulu /* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */ 152*91f16700Schasinglulu #define ATTR_NON_CACHEABLE MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_NC, MAIR_NORM_NC) 153*91f16700Schasinglulu /* Device-nGnRE */ 154*91f16700Schasinglulu #define ATTR_DEVICE MAIR_DEV_nGnRE 155*91f16700Schasinglulu /* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */ 156*91f16700Schasinglulu #define ATTR_IWBWA_OWBWA_NTR MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_WB_NTR_RWA, MAIR_NORM_WB_NTR_RWA) 157*91f16700Schasinglulu #define MAIR_ATTR_SET(attr, index) ((attr) << ((index) << 3)) 158*91f16700Schasinglulu #define ATTR_INDEX_MASK U(0x3) 159*91f16700Schasinglulu #define ATTR_INDEX_GET(attr) (((attr) >> 2) & ATTR_INDEX_MASK) 160*91f16700Schasinglulu 161*91f16700Schasinglulu /* 162*91f16700Schasinglulu * Shift values for the attributes fields in a block or page descriptor. 163*91f16700Schasinglulu * See section D4.3.3 in the ARMv8-A ARM (issue B.a). 164*91f16700Schasinglulu */ 165*91f16700Schasinglulu 166*91f16700Schasinglulu /* Memory attributes index field, AttrIndx[2:0]. */ 167*91f16700Schasinglulu #define ATTR_INDEX_SHIFT 2 168*91f16700Schasinglulu /* Non-secure bit, NS. */ 169*91f16700Schasinglulu #define NS_SHIFT 5 170*91f16700Schasinglulu /* Shareability field, SH[1:0] */ 171*91f16700Schasinglulu #define SHAREABILITY_SHIFT 8 172*91f16700Schasinglulu /* The Access Flag, AF. */ 173*91f16700Schasinglulu #define ACCESS_FLAG_SHIFT 10 174*91f16700Schasinglulu /* The not global bit, nG. */ 175*91f16700Schasinglulu #define NOT_GLOBAL_SHIFT 11 176*91f16700Schasinglulu /* Contiguous hint bit. */ 177*91f16700Schasinglulu #define CONT_HINT_SHIFT 52 178*91f16700Schasinglulu /* Execute-never bits, XN. */ 179*91f16700Schasinglulu #define PXN_SHIFT 53 180*91f16700Schasinglulu #define XN_SHIFT 54 181*91f16700Schasinglulu #define UXN_SHIFT XN_SHIFT 182*91f16700Schasinglulu 183*91f16700Schasinglulu #endif /* XLAT_TABLES_DEFS_H */ 184