xref: /arm-trusted-firmware/include/lib/psci/psci.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2013-2019, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  * Copyright (c) 2023, NVIDIA Corporation. All rights reserved.
4*91f16700Schasinglulu  *
5*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef PSCI_H
9*91f16700Schasinglulu #define PSCI_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #include <platform_def.h>	/* for PLAT_NUM_PWR_DOMAINS */
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <common/bl_common.h>
14*91f16700Schasinglulu #include <lib/bakery_lock.h>
15*91f16700Schasinglulu #include <lib/psci/psci_lib.h>	/* To maintain compatibility for SPDs */
16*91f16700Schasinglulu #include <lib/utils_def.h>
17*91f16700Schasinglulu 
18*91f16700Schasinglulu /*******************************************************************************
19*91f16700Schasinglulu  * Number of power domains whose state this PSCI implementation can track
20*91f16700Schasinglulu  ******************************************************************************/
21*91f16700Schasinglulu #ifdef PLAT_NUM_PWR_DOMAINS
22*91f16700Schasinglulu #define PSCI_NUM_PWR_DOMAINS	PLAT_NUM_PWR_DOMAINS
23*91f16700Schasinglulu #else
24*91f16700Schasinglulu #define PSCI_NUM_PWR_DOMAINS	(U(2) * PLATFORM_CORE_COUNT)
25*91f16700Schasinglulu #endif
26*91f16700Schasinglulu 
27*91f16700Schasinglulu #define PSCI_NUM_NON_CPU_PWR_DOMAINS	(PSCI_NUM_PWR_DOMAINS - \
28*91f16700Schasinglulu 					 PLATFORM_CORE_COUNT)
29*91f16700Schasinglulu 
30*91f16700Schasinglulu /* This is the power level corresponding to a CPU */
31*91f16700Schasinglulu #define PSCI_CPU_PWR_LVL	U(0)
32*91f16700Schasinglulu 
33*91f16700Schasinglulu /*
34*91f16700Schasinglulu  * The maximum power level supported by PSCI. Since PSCI CPU_SUSPEND
35*91f16700Schasinglulu  * uses the old power_state parameter format which has 2 bits to specify the
36*91f16700Schasinglulu  * power level, this constant is defined to be 3.
37*91f16700Schasinglulu  */
38*91f16700Schasinglulu #define PSCI_MAX_PWR_LVL	U(3)
39*91f16700Schasinglulu 
40*91f16700Schasinglulu /*******************************************************************************
41*91f16700Schasinglulu  * Defines for runtime services function ids
42*91f16700Schasinglulu  ******************************************************************************/
43*91f16700Schasinglulu #define PSCI_VERSION			U(0x84000000)
44*91f16700Schasinglulu #define PSCI_CPU_SUSPEND_AARCH32	U(0x84000001)
45*91f16700Schasinglulu #define PSCI_CPU_SUSPEND_AARCH64	U(0xc4000001)
46*91f16700Schasinglulu #define PSCI_CPU_OFF			U(0x84000002)
47*91f16700Schasinglulu #define PSCI_CPU_ON_AARCH32		U(0x84000003)
48*91f16700Schasinglulu #define PSCI_CPU_ON_AARCH64		U(0xc4000003)
49*91f16700Schasinglulu #define PSCI_AFFINITY_INFO_AARCH32	U(0x84000004)
50*91f16700Schasinglulu #define PSCI_AFFINITY_INFO_AARCH64	U(0xc4000004)
51*91f16700Schasinglulu #define PSCI_MIG_AARCH32		U(0x84000005)
52*91f16700Schasinglulu #define PSCI_MIG_AARCH64		U(0xc4000005)
53*91f16700Schasinglulu #define PSCI_MIG_INFO_TYPE		U(0x84000006)
54*91f16700Schasinglulu #define PSCI_MIG_INFO_UP_CPU_AARCH32	U(0x84000007)
55*91f16700Schasinglulu #define PSCI_MIG_INFO_UP_CPU_AARCH64	U(0xc4000007)
56*91f16700Schasinglulu #define PSCI_SYSTEM_OFF			U(0x84000008)
57*91f16700Schasinglulu #define PSCI_SYSTEM_RESET		U(0x84000009)
58*91f16700Schasinglulu #define PSCI_FEATURES			U(0x8400000A)
59*91f16700Schasinglulu #define PSCI_NODE_HW_STATE_AARCH32	U(0x8400000d)
60*91f16700Schasinglulu #define PSCI_NODE_HW_STATE_AARCH64	U(0xc400000d)
61*91f16700Schasinglulu #define PSCI_SYSTEM_SUSPEND_AARCH32	U(0x8400000E)
62*91f16700Schasinglulu #define PSCI_SYSTEM_SUSPEND_AARCH64	U(0xc400000E)
63*91f16700Schasinglulu #define PSCI_SET_SUSPEND_MODE		U(0x8400000F)
64*91f16700Schasinglulu #define PSCI_STAT_RESIDENCY_AARCH32	U(0x84000010)
65*91f16700Schasinglulu #define PSCI_STAT_RESIDENCY_AARCH64	U(0xc4000010)
66*91f16700Schasinglulu #define PSCI_STAT_COUNT_AARCH32		U(0x84000011)
67*91f16700Schasinglulu #define PSCI_STAT_COUNT_AARCH64		U(0xc4000011)
68*91f16700Schasinglulu #define PSCI_SYSTEM_RESET2_AARCH32	U(0x84000012)
69*91f16700Schasinglulu #define PSCI_SYSTEM_RESET2_AARCH64	U(0xc4000012)
70*91f16700Schasinglulu #define PSCI_MEM_PROTECT		U(0x84000013)
71*91f16700Schasinglulu #define PSCI_MEM_CHK_RANGE_AARCH32	U(0x84000014)
72*91f16700Schasinglulu #define PSCI_MEM_CHK_RANGE_AARCH64	U(0xc4000014)
73*91f16700Schasinglulu 
74*91f16700Schasinglulu /*
75*91f16700Schasinglulu  * Number of PSCI calls (above) implemented
76*91f16700Schasinglulu  */
77*91f16700Schasinglulu #if ENABLE_PSCI_STAT
78*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
79*91f16700Schasinglulu #define PSCI_NUM_CALLS			U(30)
80*91f16700Schasinglulu #else
81*91f16700Schasinglulu #define PSCI_NUM_CALLS			U(29)
82*91f16700Schasinglulu #endif
83*91f16700Schasinglulu #else
84*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
85*91f16700Schasinglulu #define PSCI_NUM_CALLS			U(26)
86*91f16700Schasinglulu #else
87*91f16700Schasinglulu #define PSCI_NUM_CALLS			U(25)
88*91f16700Schasinglulu #endif
89*91f16700Schasinglulu #endif
90*91f16700Schasinglulu 
91*91f16700Schasinglulu /* The macros below are used to identify PSCI calls from the SMC function ID */
92*91f16700Schasinglulu #define PSCI_FID_MASK			U(0xffe0)
93*91f16700Schasinglulu #define PSCI_FID_VALUE			U(0)
94*91f16700Schasinglulu #define is_psci_fid(_fid) \
95*91f16700Schasinglulu 	(((_fid) & PSCI_FID_MASK) == PSCI_FID_VALUE)
96*91f16700Schasinglulu 
97*91f16700Schasinglulu /*******************************************************************************
98*91f16700Schasinglulu  * PSCI Migrate and friends
99*91f16700Schasinglulu  ******************************************************************************/
100*91f16700Schasinglulu #define PSCI_TOS_UP_MIG_CAP	0
101*91f16700Schasinglulu #define PSCI_TOS_NOT_UP_MIG_CAP	1
102*91f16700Schasinglulu #define PSCI_TOS_NOT_PRESENT_MP	2
103*91f16700Schasinglulu 
104*91f16700Schasinglulu /*******************************************************************************
105*91f16700Schasinglulu  * PSCI CPU_SUSPEND 'power_state' parameter specific defines
106*91f16700Schasinglulu  ******************************************************************************/
107*91f16700Schasinglulu #define PSTATE_ID_SHIFT		U(0)
108*91f16700Schasinglulu 
109*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
110*91f16700Schasinglulu #define PSTATE_VALID_MASK	U(0xB0000000)
111*91f16700Schasinglulu #define PSTATE_TYPE_SHIFT	U(30)
112*91f16700Schasinglulu #define PSTATE_ID_MASK		U(0xfffffff)
113*91f16700Schasinglulu #else
114*91f16700Schasinglulu #define PSTATE_VALID_MASK	U(0xFCFE0000)
115*91f16700Schasinglulu #define PSTATE_TYPE_SHIFT	U(16)
116*91f16700Schasinglulu #define PSTATE_PWR_LVL_SHIFT	U(24)
117*91f16700Schasinglulu #define PSTATE_ID_MASK		U(0xffff)
118*91f16700Schasinglulu #define PSTATE_PWR_LVL_MASK	U(0x3)
119*91f16700Schasinglulu 
120*91f16700Schasinglulu #define psci_get_pstate_pwrlvl(pstate)	(((pstate) >> PSTATE_PWR_LVL_SHIFT) & \
121*91f16700Schasinglulu 					PSTATE_PWR_LVL_MASK)
122*91f16700Schasinglulu #define psci_make_powerstate(state_id, type, pwrlvl) \
123*91f16700Schasinglulu 			(((state_id) & PSTATE_ID_MASK) << PSTATE_ID_SHIFT) |\
124*91f16700Schasinglulu 			(((type) & PSTATE_TYPE_MASK) << PSTATE_TYPE_SHIFT) |\
125*91f16700Schasinglulu 			(((pwrlvl) & PSTATE_PWR_LVL_MASK) << PSTATE_PWR_LVL_SHIFT)
126*91f16700Schasinglulu #endif /* __PSCI_EXTENDED_STATE_ID__ */
127*91f16700Schasinglulu 
128*91f16700Schasinglulu #define PSTATE_TYPE_STANDBY	U(0x0)
129*91f16700Schasinglulu #define PSTATE_TYPE_POWERDOWN	U(0x1)
130*91f16700Schasinglulu #define PSTATE_TYPE_MASK	U(0x1)
131*91f16700Schasinglulu 
132*91f16700Schasinglulu /*******************************************************************************
133*91f16700Schasinglulu  * PSCI CPU_FEATURES feature flag specific defines
134*91f16700Schasinglulu  ******************************************************************************/
135*91f16700Schasinglulu /* Features flags for CPU SUSPEND power state parameter format. Bits [1:1] */
136*91f16700Schasinglulu #define FF_PSTATE_SHIFT		U(1)
137*91f16700Schasinglulu #define FF_PSTATE_ORIG		U(0)
138*91f16700Schasinglulu #define FF_PSTATE_EXTENDED	U(1)
139*91f16700Schasinglulu #if PSCI_EXTENDED_STATE_ID
140*91f16700Schasinglulu #define FF_PSTATE		FF_PSTATE_EXTENDED
141*91f16700Schasinglulu #else
142*91f16700Schasinglulu #define FF_PSTATE		FF_PSTATE_ORIG
143*91f16700Schasinglulu #endif
144*91f16700Schasinglulu 
145*91f16700Schasinglulu /* Features flags for CPU SUSPEND OS Initiated mode support. Bits [0:0] */
146*91f16700Schasinglulu #define FF_MODE_SUPPORT_SHIFT		U(0)
147*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
148*91f16700Schasinglulu #define FF_SUPPORTS_OS_INIT_MODE	U(1)
149*91f16700Schasinglulu #else
150*91f16700Schasinglulu #define FF_SUPPORTS_OS_INIT_MODE	U(0)
151*91f16700Schasinglulu #endif
152*91f16700Schasinglulu 
153*91f16700Schasinglulu /*******************************************************************************
154*91f16700Schasinglulu  * PSCI version
155*91f16700Schasinglulu  ******************************************************************************/
156*91f16700Schasinglulu #define PSCI_MAJOR_VER		(U(1) << 16)
157*91f16700Schasinglulu #define PSCI_MINOR_VER		U(0x1)
158*91f16700Schasinglulu 
159*91f16700Schasinglulu /*******************************************************************************
160*91f16700Schasinglulu  * PSCI error codes
161*91f16700Schasinglulu  ******************************************************************************/
162*91f16700Schasinglulu #define PSCI_E_SUCCESS		0
163*91f16700Schasinglulu #define PSCI_E_NOT_SUPPORTED	-1
164*91f16700Schasinglulu #define PSCI_E_INVALID_PARAMS	-2
165*91f16700Schasinglulu #define PSCI_E_DENIED		-3
166*91f16700Schasinglulu #define PSCI_E_ALREADY_ON	-4
167*91f16700Schasinglulu #define PSCI_E_ON_PENDING	-5
168*91f16700Schasinglulu #define PSCI_E_INTERN_FAIL	-6
169*91f16700Schasinglulu #define PSCI_E_NOT_PRESENT	-7
170*91f16700Schasinglulu #define PSCI_E_DISABLED		-8
171*91f16700Schasinglulu #define PSCI_E_INVALID_ADDRESS	-9
172*91f16700Schasinglulu 
173*91f16700Schasinglulu #define PSCI_INVALID_MPIDR	~((u_register_t)0)
174*91f16700Schasinglulu 
175*91f16700Schasinglulu /*
176*91f16700Schasinglulu  * SYSTEM_RESET2 macros
177*91f16700Schasinglulu  */
178*91f16700Schasinglulu #define PSCI_RESET2_TYPE_VENDOR_SHIFT	U(31)
179*91f16700Schasinglulu #define PSCI_RESET2_TYPE_VENDOR		(U(1) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
180*91f16700Schasinglulu #define PSCI_RESET2_TYPE_ARCH		(U(0) << PSCI_RESET2_TYPE_VENDOR_SHIFT)
181*91f16700Schasinglulu #define PSCI_RESET2_SYSTEM_WARM_RESET	(PSCI_RESET2_TYPE_ARCH | U(0))
182*91f16700Schasinglulu 
183*91f16700Schasinglulu #ifndef __ASSEMBLER__
184*91f16700Schasinglulu 
185*91f16700Schasinglulu #include <stdint.h>
186*91f16700Schasinglulu 
187*91f16700Schasinglulu /* Function to help build the psci capabilities bitfield */
188*91f16700Schasinglulu 
189*91f16700Schasinglulu static inline unsigned int define_psci_cap(unsigned int x)
190*91f16700Schasinglulu {
191*91f16700Schasinglulu 	return U(1) << (x & U(0x1f));
192*91f16700Schasinglulu }
193*91f16700Schasinglulu 
194*91f16700Schasinglulu 
195*91f16700Schasinglulu /* Power state helper functions */
196*91f16700Schasinglulu 
197*91f16700Schasinglulu static inline unsigned int psci_get_pstate_id(unsigned int power_state)
198*91f16700Schasinglulu {
199*91f16700Schasinglulu 	return ((power_state) >> PSTATE_ID_SHIFT) & PSTATE_ID_MASK;
200*91f16700Schasinglulu }
201*91f16700Schasinglulu 
202*91f16700Schasinglulu static inline unsigned int psci_get_pstate_type(unsigned int power_state)
203*91f16700Schasinglulu {
204*91f16700Schasinglulu 	return ((power_state) >> PSTATE_TYPE_SHIFT) & PSTATE_TYPE_MASK;
205*91f16700Schasinglulu }
206*91f16700Schasinglulu 
207*91f16700Schasinglulu static inline unsigned int psci_check_power_state(unsigned int power_state)
208*91f16700Schasinglulu {
209*91f16700Schasinglulu 	return ((power_state) & PSTATE_VALID_MASK);
210*91f16700Schasinglulu }
211*91f16700Schasinglulu 
212*91f16700Schasinglulu /*
213*91f16700Schasinglulu  * These are the states reported by the PSCI_AFFINITY_INFO API for the specified
214*91f16700Schasinglulu  * CPU. The definitions of these states can be found in Section 5.7.1 in the
215*91f16700Schasinglulu  * PSCI specification (ARM DEN 0022C).
216*91f16700Schasinglulu  */
217*91f16700Schasinglulu typedef enum {
218*91f16700Schasinglulu 	AFF_STATE_ON = U(0),
219*91f16700Schasinglulu 	AFF_STATE_OFF = U(1),
220*91f16700Schasinglulu 	AFF_STATE_ON_PENDING = U(2)
221*91f16700Schasinglulu } aff_info_state_t;
222*91f16700Schasinglulu 
223*91f16700Schasinglulu /*
224*91f16700Schasinglulu  * These are the power states reported by PSCI_NODE_HW_STATE API for the
225*91f16700Schasinglulu  * specified CPU. The definitions of these states can be found in Section 5.15.3
226*91f16700Schasinglulu  * of PSCI specification (ARM DEN 0022C).
227*91f16700Schasinglulu  */
228*91f16700Schasinglulu #define HW_ON		0
229*91f16700Schasinglulu #define HW_OFF		1
230*91f16700Schasinglulu #define HW_STANDBY	2
231*91f16700Schasinglulu 
232*91f16700Schasinglulu /*
233*91f16700Schasinglulu  * Macro to represent invalid affinity level within PSCI.
234*91f16700Schasinglulu  */
235*91f16700Schasinglulu #define PSCI_INVALID_PWR_LVL	(PLAT_MAX_PWR_LVL + U(1))
236*91f16700Schasinglulu 
237*91f16700Schasinglulu /*
238*91f16700Schasinglulu  * Type for representing the local power state at a particular level.
239*91f16700Schasinglulu  */
240*91f16700Schasinglulu typedef uint8_t plat_local_state_t;
241*91f16700Schasinglulu 
242*91f16700Schasinglulu /* The local state macro used to represent RUN state. */
243*91f16700Schasinglulu #define PSCI_LOCAL_STATE_RUN	U(0)
244*91f16700Schasinglulu 
245*91f16700Schasinglulu /*
246*91f16700Schasinglulu  * Function to test whether the plat_local_state is RUN state
247*91f16700Schasinglulu  */
248*91f16700Schasinglulu static inline int is_local_state_run(unsigned int plat_local_state)
249*91f16700Schasinglulu {
250*91f16700Schasinglulu 	return (plat_local_state == PSCI_LOCAL_STATE_RUN) ? 1 : 0;
251*91f16700Schasinglulu }
252*91f16700Schasinglulu 
253*91f16700Schasinglulu /*
254*91f16700Schasinglulu  * Function to test whether the plat_local_state is RETENTION state
255*91f16700Schasinglulu  */
256*91f16700Schasinglulu static inline int is_local_state_retn(unsigned int plat_local_state)
257*91f16700Schasinglulu {
258*91f16700Schasinglulu 	return ((plat_local_state > PSCI_LOCAL_STATE_RUN) &&
259*91f16700Schasinglulu 		(plat_local_state <= PLAT_MAX_RET_STATE)) ? 1 : 0;
260*91f16700Schasinglulu }
261*91f16700Schasinglulu 
262*91f16700Schasinglulu /*
263*91f16700Schasinglulu  * Function to test whether the plat_local_state is OFF state
264*91f16700Schasinglulu  */
265*91f16700Schasinglulu static inline int is_local_state_off(unsigned int plat_local_state)
266*91f16700Schasinglulu {
267*91f16700Schasinglulu 	return ((plat_local_state > PLAT_MAX_RET_STATE) &&
268*91f16700Schasinglulu 		(plat_local_state <= PLAT_MAX_OFF_STATE)) ? 1 : 0;
269*91f16700Schasinglulu }
270*91f16700Schasinglulu 
271*91f16700Schasinglulu /*****************************************************************************
272*91f16700Schasinglulu  * This data structure defines the representation of the power state parameter
273*91f16700Schasinglulu  * for its exchange between the generic PSCI code and the platform port. For
274*91f16700Schasinglulu  * example, it is used by the platform port to specify the requested power
275*91f16700Schasinglulu  * states during a power management operation. It is used by the generic code to
276*91f16700Schasinglulu  * inform the platform about the target power states that each level should
277*91f16700Schasinglulu  * enter.
278*91f16700Schasinglulu  ****************************************************************************/
279*91f16700Schasinglulu typedef struct psci_power_state {
280*91f16700Schasinglulu 	/*
281*91f16700Schasinglulu 	 * The pwr_domain_state[] stores the local power state at each level
282*91f16700Schasinglulu 	 * for the CPU.
283*91f16700Schasinglulu 	 */
284*91f16700Schasinglulu 	plat_local_state_t pwr_domain_state[PLAT_MAX_PWR_LVL + U(1)];
285*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
286*91f16700Schasinglulu 	/*
287*91f16700Schasinglulu 	 * The highest power level at which the current CPU is the last running
288*91f16700Schasinglulu 	 * CPU.
289*91f16700Schasinglulu 	 */
290*91f16700Schasinglulu 	unsigned int last_at_pwrlvl;
291*91f16700Schasinglulu #endif
292*91f16700Schasinglulu } psci_power_state_t;
293*91f16700Schasinglulu 
294*91f16700Schasinglulu /*******************************************************************************
295*91f16700Schasinglulu  * Structure used to store per-cpu information relevant to the PSCI service.
296*91f16700Schasinglulu  * It is populated in the per-cpu data array. In return we get a guarantee that
297*91f16700Schasinglulu  * this information will not reside on a cache line shared with another cpu.
298*91f16700Schasinglulu  ******************************************************************************/
299*91f16700Schasinglulu typedef struct psci_cpu_data {
300*91f16700Schasinglulu 	/* State as seen by PSCI Affinity Info API */
301*91f16700Schasinglulu 	aff_info_state_t aff_info_state;
302*91f16700Schasinglulu 
303*91f16700Schasinglulu 	/*
304*91f16700Schasinglulu 	 * Highest power level which takes part in a power management
305*91f16700Schasinglulu 	 * operation.
306*91f16700Schasinglulu 	 */
307*91f16700Schasinglulu 	unsigned int target_pwrlvl;
308*91f16700Schasinglulu 
309*91f16700Schasinglulu 	/* The local power state of this CPU */
310*91f16700Schasinglulu 	plat_local_state_t local_state;
311*91f16700Schasinglulu } psci_cpu_data_t;
312*91f16700Schasinglulu 
313*91f16700Schasinglulu /*******************************************************************************
314*91f16700Schasinglulu  * Structure populated by platform specific code to export routines which
315*91f16700Schasinglulu  * perform common low level power management functions
316*91f16700Schasinglulu  ******************************************************************************/
317*91f16700Schasinglulu typedef struct plat_psci_ops {
318*91f16700Schasinglulu 	void (*cpu_standby)(plat_local_state_t cpu_state);
319*91f16700Schasinglulu 	int (*pwr_domain_on)(u_register_t mpidr);
320*91f16700Schasinglulu 	void (*pwr_domain_off)(const psci_power_state_t *target_state);
321*91f16700Schasinglulu 	int (*pwr_domain_off_early)(const psci_power_state_t *target_state);
322*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
323*91f16700Schasinglulu 	int (*pwr_domain_validate_suspend)(
324*91f16700Schasinglulu 				const psci_power_state_t *target_state);
325*91f16700Schasinglulu #endif
326*91f16700Schasinglulu 	void (*pwr_domain_suspend_pwrdown_early)(
327*91f16700Schasinglulu 				const psci_power_state_t *target_state);
328*91f16700Schasinglulu 	void (*pwr_domain_suspend)(const psci_power_state_t *target_state);
329*91f16700Schasinglulu 	void (*pwr_domain_on_finish)(const psci_power_state_t *target_state);
330*91f16700Schasinglulu 	void (*pwr_domain_on_finish_late)(
331*91f16700Schasinglulu 				const psci_power_state_t *target_state);
332*91f16700Schasinglulu 	void (*pwr_domain_suspend_finish)(
333*91f16700Schasinglulu 				const psci_power_state_t *target_state);
334*91f16700Schasinglulu 	void __dead2 (*pwr_domain_pwr_down_wfi)(
335*91f16700Schasinglulu 				const psci_power_state_t *target_state);
336*91f16700Schasinglulu 	void __dead2 (*system_off)(void);
337*91f16700Schasinglulu 	void __dead2 (*system_reset)(void);
338*91f16700Schasinglulu 	int (*validate_power_state)(unsigned int power_state,
339*91f16700Schasinglulu 				    psci_power_state_t *req_state);
340*91f16700Schasinglulu 	int (*validate_ns_entrypoint)(uintptr_t ns_entrypoint);
341*91f16700Schasinglulu 	void (*get_sys_suspend_power_state)(
342*91f16700Schasinglulu 				    psci_power_state_t *req_state);
343*91f16700Schasinglulu 	int (*get_pwr_lvl_state_idx)(plat_local_state_t pwr_domain_state,
344*91f16700Schasinglulu 				    int pwrlvl);
345*91f16700Schasinglulu 	int (*translate_power_state_by_mpidr)(u_register_t mpidr,
346*91f16700Schasinglulu 				    unsigned int power_state,
347*91f16700Schasinglulu 				    psci_power_state_t *output_state);
348*91f16700Schasinglulu 	int (*get_node_hw_state)(u_register_t mpidr, unsigned int power_level);
349*91f16700Schasinglulu 	int (*mem_protect_chk)(uintptr_t base, u_register_t length);
350*91f16700Schasinglulu 	int (*read_mem_protect)(int *val);
351*91f16700Schasinglulu 	int (*write_mem_protect)(int val);
352*91f16700Schasinglulu 	int (*system_reset2)(int is_vendor,
353*91f16700Schasinglulu 				int reset_type, u_register_t cookie);
354*91f16700Schasinglulu } plat_psci_ops_t;
355*91f16700Schasinglulu 
356*91f16700Schasinglulu /*******************************************************************************
357*91f16700Schasinglulu  * Function & Data prototypes
358*91f16700Schasinglulu  ******************************************************************************/
359*91f16700Schasinglulu unsigned int psci_version(void);
360*91f16700Schasinglulu int psci_cpu_on(u_register_t target_cpu,
361*91f16700Schasinglulu 		uintptr_t entrypoint,
362*91f16700Schasinglulu 		u_register_t context_id);
363*91f16700Schasinglulu int psci_cpu_suspend(unsigned int power_state,
364*91f16700Schasinglulu 		     uintptr_t entrypoint,
365*91f16700Schasinglulu 		     u_register_t context_id);
366*91f16700Schasinglulu int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id);
367*91f16700Schasinglulu int psci_cpu_off(void);
368*91f16700Schasinglulu int psci_affinity_info(u_register_t target_affinity,
369*91f16700Schasinglulu 		       unsigned int lowest_affinity_level);
370*91f16700Schasinglulu int psci_migrate(u_register_t target_cpu);
371*91f16700Schasinglulu int psci_migrate_info_type(void);
372*91f16700Schasinglulu u_register_t psci_migrate_info_up_cpu(void);
373*91f16700Schasinglulu int psci_node_hw_state(u_register_t target_cpu,
374*91f16700Schasinglulu 		       unsigned int power_level);
375*91f16700Schasinglulu int psci_features(unsigned int psci_fid);
376*91f16700Schasinglulu #if PSCI_OS_INIT_MODE
377*91f16700Schasinglulu int psci_set_suspend_mode(unsigned int mode);
378*91f16700Schasinglulu #endif
379*91f16700Schasinglulu void __dead2 psci_power_down_wfi(void);
380*91f16700Schasinglulu void psci_arch_setup(void);
381*91f16700Schasinglulu 
382*91f16700Schasinglulu #endif /*__ASSEMBLER__*/
383*91f16700Schasinglulu 
384*91f16700Schasinglulu #endif /* PSCI_H */
385