xref: /arm-trusted-firmware/include/lib/cpus/aarch32/cortex_a32.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2016-2019, Arm Limited and Contributors. All rights reserved.
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef CORTEX_A32_H
8*91f16700Schasinglulu #define CORTEX_A32_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu /* Cortex-A32 Main ID register for revision 0 */
13*91f16700Schasinglulu #define CORTEX_A32_MIDR				U(0x410FD010)
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /*******************************************************************************
16*91f16700Schasinglulu  * CPU Extended Control register specific definitions.
17*91f16700Schasinglulu  * CPUECTLR_EL1 is an implementation-specific register.
18*91f16700Schasinglulu  ******************************************************************************/
19*91f16700Schasinglulu #define CORTEX_A32_CPUECTLR_EL1			p15, 1, c15
20*91f16700Schasinglulu #define CORTEX_A32_CPUECTLR_SMPEN_BIT		(ULL(1) << 6)
21*91f16700Schasinglulu 
22*91f16700Schasinglulu #endif /* CORTEX_A32_H */
23