xref: /arm-trusted-firmware/include/dt-bindings/reset/stm32mp13-resets.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /* SPDX-License-Identifier: GPL-2.0 or BSD-3-Clause */
2*91f16700Schasinglulu /*
3*91f16700Schasinglulu  * Copyright (C) STMicroelectronics 2022 - All Rights Reserved
4*91f16700Schasinglulu  * Author: Gabriel Fernandez <gabriel.fernandez@st.com> for STMicroelectronics.
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef _DT_BINDINGS_STM32MP13_RESET_H_
8*91f16700Schasinglulu #define _DT_BINDINGS_STM32MP13_RESET_H_
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #define TIM2_R		13568
11*91f16700Schasinglulu #define TIM3_R		13569
12*91f16700Schasinglulu #define TIM4_R		13570
13*91f16700Schasinglulu #define TIM5_R		13571
14*91f16700Schasinglulu #define TIM6_R		13572
15*91f16700Schasinglulu #define TIM7_R		13573
16*91f16700Schasinglulu #define LPTIM1_R	13577
17*91f16700Schasinglulu #define SPI2_R		13579
18*91f16700Schasinglulu #define SPI3_R		13580
19*91f16700Schasinglulu #define USART3_R	13583
20*91f16700Schasinglulu #define UART4_R		13584
21*91f16700Schasinglulu #define UART5_R		13585
22*91f16700Schasinglulu #define UART7_R		13586
23*91f16700Schasinglulu #define UART8_R		13587
24*91f16700Schasinglulu #define I2C1_R		13589
25*91f16700Schasinglulu #define I2C2_R		13590
26*91f16700Schasinglulu #define SPDIF_R		13594
27*91f16700Schasinglulu #define TIM1_R		13632
28*91f16700Schasinglulu #define TIM8_R		13633
29*91f16700Schasinglulu #define SPI1_R		13640
30*91f16700Schasinglulu #define USART6_R	13645
31*91f16700Schasinglulu #define SAI1_R		13648
32*91f16700Schasinglulu #define SAI2_R		13649
33*91f16700Schasinglulu #define DFSDM_R		13652
34*91f16700Schasinglulu #define FDCAN_R		13656
35*91f16700Schasinglulu #define LPTIM2_R	13696
36*91f16700Schasinglulu #define LPTIM3_R	13697
37*91f16700Schasinglulu #define LPTIM4_R	13698
38*91f16700Schasinglulu #define LPTIM5_R	13699
39*91f16700Schasinglulu #define SYSCFG_R	13707
40*91f16700Schasinglulu #define VREF_R		13709
41*91f16700Schasinglulu #define DTS_R		13712
42*91f16700Schasinglulu #define PMBCTRL_R	13713
43*91f16700Schasinglulu #define LTDC_R		13760
44*91f16700Schasinglulu #define DCMIPP_R	13761
45*91f16700Schasinglulu #define DDRPERFM_R	13768
46*91f16700Schasinglulu #define USBPHY_R	13776
47*91f16700Schasinglulu #define STGEN_R		13844
48*91f16700Schasinglulu #define USART1_R	13888
49*91f16700Schasinglulu #define USART2_R	13889
50*91f16700Schasinglulu #define SPI4_R		13890
51*91f16700Schasinglulu #define SPI5_R		13891
52*91f16700Schasinglulu #define I2C3_R		13892
53*91f16700Schasinglulu #define I2C4_R		13893
54*91f16700Schasinglulu #define I2C5_R		13894
55*91f16700Schasinglulu #define TIM12_R		13895
56*91f16700Schasinglulu #define TIM13_R		13896
57*91f16700Schasinglulu #define TIM14_R		13897
58*91f16700Schasinglulu #define TIM15_R		13898
59*91f16700Schasinglulu #define TIM16_R		13899
60*91f16700Schasinglulu #define TIM17_R		13900
61*91f16700Schasinglulu #define DMA1_R		13952
62*91f16700Schasinglulu #define DMA2_R		13953
63*91f16700Schasinglulu #define DMAMUX1_R	13954
64*91f16700Schasinglulu #define DMA3_R		13955
65*91f16700Schasinglulu #define DMAMUX2_R	13956
66*91f16700Schasinglulu #define ADC1_R		13957
67*91f16700Schasinglulu #define ADC2_R		13958
68*91f16700Schasinglulu #define USBO_R		13960
69*91f16700Schasinglulu #define GPIOA_R		14080
70*91f16700Schasinglulu #define GPIOB_R		14081
71*91f16700Schasinglulu #define GPIOC_R		14082
72*91f16700Schasinglulu #define GPIOD_R		14083
73*91f16700Schasinglulu #define GPIOE_R		14084
74*91f16700Schasinglulu #define GPIOF_R		14085
75*91f16700Schasinglulu #define GPIOG_R		14086
76*91f16700Schasinglulu #define GPIOH_R		14087
77*91f16700Schasinglulu #define GPIOI_R		14088
78*91f16700Schasinglulu #define TSC_R		14095
79*91f16700Schasinglulu #define PKA_R		14146
80*91f16700Schasinglulu #define SAES_R		14147
81*91f16700Schasinglulu #define CRYP1_R		14148
82*91f16700Schasinglulu #define HASH1_R		14149
83*91f16700Schasinglulu #define RNG1_R		14150
84*91f16700Schasinglulu #define AXIMC_R		14160
85*91f16700Schasinglulu #define MDMA_R		14208
86*91f16700Schasinglulu #define MCE_R		14209
87*91f16700Schasinglulu #define ETH1MAC_R	14218
88*91f16700Schasinglulu #define FMC_R		14220
89*91f16700Schasinglulu #define QSPI_R		14222
90*91f16700Schasinglulu #define SDMMC1_R	14224
91*91f16700Schasinglulu #define SDMMC2_R	14225
92*91f16700Schasinglulu #define CRC1_R		14228
93*91f16700Schasinglulu #define USBH_R		14232
94*91f16700Schasinglulu #define ETH2MAC_R	14238
95*91f16700Schasinglulu 
96*91f16700Schasinglulu #endif /* _DT_BINDINGS_STM32MP13_RESET_H_ */
97