1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2022, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ 8*91f16700Schasinglulu #define _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ 9*91f16700Schasinglulu 10*91f16700Schasinglulu #define CMD_DIV 0 11*91f16700Schasinglulu #define CMD_MUX 1 12*91f16700Schasinglulu #define CMD_CLK 2 13*91f16700Schasinglulu #define CMD_RESERVED1 3 14*91f16700Schasinglulu 15*91f16700Schasinglulu #define CMD_SHIFT 26 16*91f16700Schasinglulu #define CMD_MASK 0xFC000000 17*91f16700Schasinglulu #define CMD_DATA_MASK 0x03FFFFFF 18*91f16700Schasinglulu 19*91f16700Schasinglulu #define DIV_ID_SHIFT 8 20*91f16700Schasinglulu #define DIV_ID_MASK 0x0000FF00 21*91f16700Schasinglulu 22*91f16700Schasinglulu #define DIV_DIVN_SHIFT 0 23*91f16700Schasinglulu #define DIV_DIVN_MASK 0x000000FF 24*91f16700Schasinglulu 25*91f16700Schasinglulu #define MUX_ID_SHIFT 4 26*91f16700Schasinglulu #define MUX_ID_MASK 0x00000FF0 27*91f16700Schasinglulu 28*91f16700Schasinglulu #define MUX_SEL_SHIFT 0 29*91f16700Schasinglulu #define MUX_SEL_MASK 0x0000000F 30*91f16700Schasinglulu 31*91f16700Schasinglulu #define CLK_ID_MASK GENMASK_32(19, 11) 32*91f16700Schasinglulu #define CLK_ID_SHIFT 11 33*91f16700Schasinglulu #define CLK_ON_MASK 0x00000400 34*91f16700Schasinglulu #define CLK_ON_SHIFT 10 35*91f16700Schasinglulu #define CLK_DIV_MASK GENMASK_32(9, 4) 36*91f16700Schasinglulu #define CLK_DIV_SHIFT 4 37*91f16700Schasinglulu #define CLK_SEL_MASK GENMASK_32(3, 0) 38*91f16700Schasinglulu #define CLK_SEL_SHIFT 0 39*91f16700Schasinglulu 40*91f16700Schasinglulu #define DIV_PLL1DIVP 0 41*91f16700Schasinglulu #define DIV_PLL2DIVP 1 42*91f16700Schasinglulu #define DIV_PLL2DIVQ 2 43*91f16700Schasinglulu #define DIV_PLL2DIVR 3 44*91f16700Schasinglulu #define DIV_PLL3DIVP 4 45*91f16700Schasinglulu #define DIV_PLL3DIVQ 5 46*91f16700Schasinglulu #define DIV_PLL3DIVR 6 47*91f16700Schasinglulu #define DIV_PLL4DIVP 7 48*91f16700Schasinglulu #define DIV_PLL4DIVQ 8 49*91f16700Schasinglulu #define DIV_PLL4DIVR 9 50*91f16700Schasinglulu #define DIV_MPU 10 51*91f16700Schasinglulu #define DIV_AXI 11 52*91f16700Schasinglulu #define DIV_MLAHB 12 53*91f16700Schasinglulu #define DIV_APB1 13 54*91f16700Schasinglulu #define DIV_APB2 14 55*91f16700Schasinglulu #define DIV_APB3 15 56*91f16700Schasinglulu #define DIV_APB4 16 57*91f16700Schasinglulu #define DIV_APB5 17 58*91f16700Schasinglulu #define DIV_APB6 18 59*91f16700Schasinglulu #define DIV_RTC 19 60*91f16700Schasinglulu #define DIV_MCO1 20 61*91f16700Schasinglulu #define DIV_MCO2 21 62*91f16700Schasinglulu #define DIV_HSI 22 63*91f16700Schasinglulu #define DIV_TRACE 23 64*91f16700Schasinglulu #define DIV_ETH1PTP 24 65*91f16700Schasinglulu #define DIV_ETH2PTP 25 66*91f16700Schasinglulu #define DIV_MAX 26 67*91f16700Schasinglulu 68*91f16700Schasinglulu #define DIV(div_id, div) ((CMD_DIV << CMD_SHIFT) |\ 69*91f16700Schasinglulu ((div_id) << DIV_ID_SHIFT |\ 70*91f16700Schasinglulu (div))) 71*91f16700Schasinglulu 72*91f16700Schasinglulu #define CLKSRC(mux_id, sel) ((CMD_MUX << CMD_SHIFT) |\ 73*91f16700Schasinglulu ((mux_id) << MUX_ID_SHIFT |\ 74*91f16700Schasinglulu (sel))) 75*91f16700Schasinglulu 76*91f16700Schasinglulu /* MCO output is enable */ 77*91f16700Schasinglulu #define MCO_SRC(mco_id, sel) ((CMD_CLK << CMD_SHIFT) |\ 78*91f16700Schasinglulu (((mco_id) << CLK_ID_SHIFT) |\ 79*91f16700Schasinglulu (sel)) | CLK_ON_MASK) 80*91f16700Schasinglulu 81*91f16700Schasinglulu #define MCO_DISABLED(mco_id) ((CMD_CLK << CMD_SHIFT) |\ 82*91f16700Schasinglulu ((mco_id) << CLK_ID_SHIFT)) 83*91f16700Schasinglulu 84*91f16700Schasinglulu /* CLK output is enable */ 85*91f16700Schasinglulu #define CLK_SRC(clk_id, sel) ((CMD_CLK << CMD_SHIFT) |\ 86*91f16700Schasinglulu (((clk_id) << CLK_ID_SHIFT) |\ 87*91f16700Schasinglulu (sel)) | CLK_ON_MASK) 88*91f16700Schasinglulu 89*91f16700Schasinglulu #define CLK_DISABLED(clk_id) ((CMD_CLK << CMD_SHIFT) |\ 90*91f16700Schasinglulu ((clk_id) << CLK_ID_SHIFT)) 91*91f16700Schasinglulu 92*91f16700Schasinglulu #define MUX_MPU 0 93*91f16700Schasinglulu #define MUX_AXI 1 94*91f16700Schasinglulu #define MUX_MLAHB 2 95*91f16700Schasinglulu #define MUX_PLL12 3 96*91f16700Schasinglulu #define MUX_PLL3 4 97*91f16700Schasinglulu #define MUX_PLL4 5 98*91f16700Schasinglulu #define MUX_RTC 6 99*91f16700Schasinglulu #define MUX_MCO1 7 100*91f16700Schasinglulu #define MUX_MCO2 8 101*91f16700Schasinglulu #define MUX_CKPER 9 102*91f16700Schasinglulu #define MUX_KERNEL_BEGIN 10 103*91f16700Schasinglulu #define MUX_ADC1 10 104*91f16700Schasinglulu #define MUX_ADC2 11 105*91f16700Schasinglulu #define MUX_DCMIPP 12 106*91f16700Schasinglulu #define MUX_ETH1 13 107*91f16700Schasinglulu #define MUX_ETH2 14 108*91f16700Schasinglulu #define MUX_FDCAN 15 109*91f16700Schasinglulu #define MUX_FMC 16 110*91f16700Schasinglulu #define MUX_I2C12 17 111*91f16700Schasinglulu #define MUX_I2C3 18 112*91f16700Schasinglulu #define MUX_I2C4 19 113*91f16700Schasinglulu #define MUX_I2C5 20 114*91f16700Schasinglulu #define MUX_LPTIM1 21 115*91f16700Schasinglulu #define MUX_LPTIM2 22 116*91f16700Schasinglulu #define MUX_LPTIM3 23 117*91f16700Schasinglulu #define MUX_LPTIM45 24 118*91f16700Schasinglulu #define MUX_QSPI 25 119*91f16700Schasinglulu #define MUX_RNG1 26 120*91f16700Schasinglulu #define MUX_SAES 27 121*91f16700Schasinglulu #define MUX_SAI1 28 122*91f16700Schasinglulu #define MUX_SAI2 29 123*91f16700Schasinglulu #define MUX_SDMMC1 30 124*91f16700Schasinglulu #define MUX_SDMMC2 31 125*91f16700Schasinglulu #define MUX_SPDIF 32 126*91f16700Schasinglulu #define MUX_SPI1 33 127*91f16700Schasinglulu #define MUX_SPI23 34 128*91f16700Schasinglulu #define MUX_SPI4 35 129*91f16700Schasinglulu #define MUX_SPI5 36 130*91f16700Schasinglulu #define MUX_STGEN 37 131*91f16700Schasinglulu #define MUX_UART1 38 132*91f16700Schasinglulu #define MUX_UART2 39 133*91f16700Schasinglulu #define MUX_UART35 40 134*91f16700Schasinglulu #define MUX_UART4 41 135*91f16700Schasinglulu #define MUX_UART6 42 136*91f16700Schasinglulu #define MUX_UART78 43 137*91f16700Schasinglulu #define MUX_USBO 44 138*91f16700Schasinglulu #define MUX_USBPHY 45 139*91f16700Schasinglulu #define MUX_MAX 46 140*91f16700Schasinglulu 141*91f16700Schasinglulu #define CLK_MPU_HSI CLKSRC(MUX_MPU, 0) 142*91f16700Schasinglulu #define CLK_MPU_HSE CLKSRC(MUX_MPU, 1) 143*91f16700Schasinglulu #define CLK_MPU_PLL1P CLKSRC(MUX_MPU, 2) 144*91f16700Schasinglulu #define CLK_MPU_PLL1P_DIV CLKSRC(MUX_MPU, 3) 145*91f16700Schasinglulu 146*91f16700Schasinglulu #define CLK_AXI_HSI CLKSRC(MUX_AXI, 0) 147*91f16700Schasinglulu #define CLK_AXI_HSE CLKSRC(MUX_AXI, 1) 148*91f16700Schasinglulu #define CLK_AXI_PLL2P CLKSRC(MUX_AXI, 2) 149*91f16700Schasinglulu 150*91f16700Schasinglulu #define CLK_MLAHBS_HSI CLKSRC(MUX_MLAHB, 0) 151*91f16700Schasinglulu #define CLK_MLAHBS_HSE CLKSRC(MUX_MLAHB, 1) 152*91f16700Schasinglulu #define CLK_MLAHBS_CSI CLKSRC(MUX_MLAHB, 2) 153*91f16700Schasinglulu #define CLK_MLAHBS_PLL3 CLKSRC(MUX_MLAHB, 3) 154*91f16700Schasinglulu 155*91f16700Schasinglulu #define CLK_PLL12_HSI CLKSRC(MUX_PLL12, 0) 156*91f16700Schasinglulu #define CLK_PLL12_HSE CLKSRC(MUX_PLL12, 1) 157*91f16700Schasinglulu 158*91f16700Schasinglulu #define CLK_PLL3_HSI CLKSRC(MUX_PLL3, 0) 159*91f16700Schasinglulu #define CLK_PLL3_HSE CLKSRC(MUX_PLL3, 1) 160*91f16700Schasinglulu #define CLK_PLL3_CSI CLKSRC(MUX_PLL3, 2) 161*91f16700Schasinglulu 162*91f16700Schasinglulu #define CLK_PLL4_HSI CLKSRC(MUX_PLL4, 0) 163*91f16700Schasinglulu #define CLK_PLL4_HSE CLKSRC(MUX_PLL4, 1) 164*91f16700Schasinglulu #define CLK_PLL4_CSI CLKSRC(MUX_PLL4, 2) 165*91f16700Schasinglulu 166*91f16700Schasinglulu #define CLK_RTC_DISABLED CLK_DISABLED(RTC) 167*91f16700Schasinglulu #define CLK_RTC_LSE CLK_SRC(RTC, 1) 168*91f16700Schasinglulu #define CLK_RTC_LSI CLK_SRC(RTC, 2) 169*91f16700Schasinglulu #define CLK_RTC_HSE CLK_SRC(RTC, 3) 170*91f16700Schasinglulu 171*91f16700Schasinglulu #define CLK_MCO1_HSI CLK_SRC(CK_MCO1, 0) 172*91f16700Schasinglulu #define CLK_MCO1_HSE CLK_SRC(CK_MCO1, 1) 173*91f16700Schasinglulu #define CLK_MCO1_CSI CLK_SRC(CK_MCO1, 2) 174*91f16700Schasinglulu #define CLK_MCO1_LSI CLK_SRC(CK_MCO1, 3) 175*91f16700Schasinglulu #define CLK_MCO1_LSE CLK_SRC(CK_MCO1, 4) 176*91f16700Schasinglulu #define CLK_MCO1_DISABLED CLK_DISABLED(CK_MCO1) 177*91f16700Schasinglulu 178*91f16700Schasinglulu #define CLK_MCO2_MPU CLK_SRC(CK_MCO2, 0) 179*91f16700Schasinglulu #define CLK_MCO2_AXI CLK_SRC(CK_MCO2, 1) 180*91f16700Schasinglulu #define CLK_MCO2_MLAHB CLK_SRC(CK_MCO2, 2) 181*91f16700Schasinglulu #define CLK_MCO2_PLL4 CLK_SRC(CK_MCO2, 3) 182*91f16700Schasinglulu #define CLK_MCO2_HSE CLK_SRC(CK_MCO2, 4) 183*91f16700Schasinglulu #define CLK_MCO2_HSI CLK_SRC(CK_MCO2, 5) 184*91f16700Schasinglulu #define CLK_MCO2_DISABLED CLK_DISABLED(CK_MCO2) 185*91f16700Schasinglulu 186*91f16700Schasinglulu #define CLK_CKPER_HSI CLKSRC(MUX_CKPER, 0) 187*91f16700Schasinglulu #define CLK_CKPER_CSI CLKSRC(MUX_CKPER, 1) 188*91f16700Schasinglulu #define CLK_CKPER_HSE CLKSRC(MUX_CKPER, 2) 189*91f16700Schasinglulu #define CLK_CKPER_DISABLED CLKSRC(MUX_CKPER, 3) 190*91f16700Schasinglulu 191*91f16700Schasinglulu #define CLK_I2C12_PCLK1 CLKSRC(MUX_I2C12, 0) 192*91f16700Schasinglulu #define CLK_I2C12_PLL4R CLKSRC(MUX_I2C12, 1) 193*91f16700Schasinglulu #define CLK_I2C12_HSI CLKSRC(MUX_I2C12, 2) 194*91f16700Schasinglulu #define CLK_I2C12_CSI CLKSRC(MUX_I2C12, 3) 195*91f16700Schasinglulu 196*91f16700Schasinglulu #define CLK_I2C3_PCLK6 CLKSRC(MUX_I2C3, 0) 197*91f16700Schasinglulu #define CLK_I2C3_PLL4R CLKSRC(MUX_I2C3, 1) 198*91f16700Schasinglulu #define CLK_I2C3_HSI CLKSRC(MUX_I2C3, 2) 199*91f16700Schasinglulu #define CLK_I2C3_CSI CLKSRC(MUX_I2C3, 3) 200*91f16700Schasinglulu 201*91f16700Schasinglulu #define CLK_I2C4_PCLK6 CLKSRC(MUX_I2C4, 0) 202*91f16700Schasinglulu #define CLK_I2C4_PLL4R CLKSRC(MUX_I2C4, 1) 203*91f16700Schasinglulu #define CLK_I2C4_HSI CLKSRC(MUX_I2C4, 2) 204*91f16700Schasinglulu #define CLK_I2C4_CSI CLKSRC(MUX_I2C4, 3) 205*91f16700Schasinglulu 206*91f16700Schasinglulu #define CLK_I2C5_PCLK6 CLKSRC(MUX_I2C5, 0) 207*91f16700Schasinglulu #define CLK_I2C5_PLL4R CLKSRC(MUX_I2C5, 1) 208*91f16700Schasinglulu #define CLK_I2C5_HSI CLKSRC(MUX_I2C5, 2) 209*91f16700Schasinglulu #define CLK_I2C5_CSI CLKSRC(MUX_I2C5, 3) 210*91f16700Schasinglulu 211*91f16700Schasinglulu #define CLK_SPI1_PLL4P CLKSRC(MUX_SPI1, 0) 212*91f16700Schasinglulu #define CLK_SPI1_PLL3Q CLKSRC(MUX_SPI1, 1) 213*91f16700Schasinglulu #define CLK_SPI1_I2SCKIN CLKSRC(MUX_SPI1, 2) 214*91f16700Schasinglulu #define CLK_SPI1_CKPER CLKSRC(MUX_SPI1, 3) 215*91f16700Schasinglulu #define CLK_SPI1_PLL3R CLKSRC(MUX_SPI1, 4) 216*91f16700Schasinglulu 217*91f16700Schasinglulu #define CLK_SPI23_PLL4P CLKSRC(MUX_SPI23, 0) 218*91f16700Schasinglulu #define CLK_SPI23_PLL3Q CLKSRC(MUX_SPI23, 1) 219*91f16700Schasinglulu #define CLK_SPI23_I2SCKIN CLKSRC(MUX_SPI23, 2) 220*91f16700Schasinglulu #define CLK_SPI23_CKPER CLKSRC(MUX_SPI23, 3) 221*91f16700Schasinglulu #define CLK_SPI23_PLL3R CLKSRC(MUX_SPI23, 4) 222*91f16700Schasinglulu 223*91f16700Schasinglulu #define CLK_SPI4_PCLK6 CLKSRC(MUX_SPI4, 0) 224*91f16700Schasinglulu #define CLK_SPI4_PLL4Q CLKSRC(MUX_SPI4, 1) 225*91f16700Schasinglulu #define CLK_SPI4_HSI CLKSRC(MUX_SPI4, 2) 226*91f16700Schasinglulu #define CLK_SPI4_CSI CLKSRC(MUX_SPI4, 3) 227*91f16700Schasinglulu #define CLK_SPI4_HSE CLKSRC(MUX_SPI4, 4) 228*91f16700Schasinglulu #define CLK_SPI4_I2SCKIN CLKSRC(MUX_SPI4, 5) 229*91f16700Schasinglulu 230*91f16700Schasinglulu #define CLK_SPI5_PCLK6 CLKSRC(MUX_SPI5, 0) 231*91f16700Schasinglulu #define CLK_SPI5_PLL4Q CLKSRC(MUX_SPI5, 1) 232*91f16700Schasinglulu #define CLK_SPI5_HSI CLKSRC(MUX_SPI5, 2) 233*91f16700Schasinglulu #define CLK_SPI5_CSI CLKSRC(MUX_SPI5, 3) 234*91f16700Schasinglulu #define CLK_SPI5_HSE CLKSRC(MUX_SPI5, 4) 235*91f16700Schasinglulu 236*91f16700Schasinglulu #define CLK_UART1_PCLK6 CLKSRC(MUX_UART1, 0) 237*91f16700Schasinglulu #define CLK_UART1_PLL3Q CLKSRC(MUX_UART1, 1) 238*91f16700Schasinglulu #define CLK_UART1_HSI CLKSRC(MUX_UART1, 2) 239*91f16700Schasinglulu #define CLK_UART1_CSI CLKSRC(MUX_UART1, 3) 240*91f16700Schasinglulu #define CLK_UART1_PLL4Q CLKSRC(MUX_UART1, 4) 241*91f16700Schasinglulu #define CLK_UART1_HSE CLKSRC(MUX_UART1, 5) 242*91f16700Schasinglulu 243*91f16700Schasinglulu #define CLK_UART2_PCLK6 CLKSRC(MUX_UART2, 0) 244*91f16700Schasinglulu #define CLK_UART2_PLL3Q CLKSRC(MUX_UART2, 1) 245*91f16700Schasinglulu #define CLK_UART2_HSI CLKSRC(MUX_UART2, 2) 246*91f16700Schasinglulu #define CLK_UART2_CSI CLKSRC(MUX_UART2, 3) 247*91f16700Schasinglulu #define CLK_UART2_PLL4Q CLKSRC(MUX_UART2, 4) 248*91f16700Schasinglulu #define CLK_UART2_HSE CLKSRC(MUX_UART2, 5) 249*91f16700Schasinglulu 250*91f16700Schasinglulu #define CLK_UART35_PCLK1 CLKSRC(MUX_UART35, 0) 251*91f16700Schasinglulu #define CLK_UART35_PLL4Q CLKSRC(MUX_UART35, 1) 252*91f16700Schasinglulu #define CLK_UART35_HSI CLKSRC(MUX_UART35, 2) 253*91f16700Schasinglulu #define CLK_UART35_CSI CLKSRC(MUX_UART35, 3) 254*91f16700Schasinglulu #define CLK_UART35_HSE CLKSRC(MUX_UART35, 4) 255*91f16700Schasinglulu 256*91f16700Schasinglulu #define CLK_UART4_PCLK1 CLKSRC(MUX_UART4, 0) 257*91f16700Schasinglulu #define CLK_UART4_PLL4Q CLKSRC(MUX_UART4, 1) 258*91f16700Schasinglulu #define CLK_UART4_HSI CLKSRC(MUX_UART4, 2) 259*91f16700Schasinglulu #define CLK_UART4_CSI CLKSRC(MUX_UART4, 3) 260*91f16700Schasinglulu #define CLK_UART4_HSE CLKSRC(MUX_UART4, 4) 261*91f16700Schasinglulu 262*91f16700Schasinglulu #define CLK_UART6_PCLK2 CLKSRC(MUX_UART6, 0) 263*91f16700Schasinglulu #define CLK_UART6_PLL4Q CLKSRC(MUX_UART6, 1) 264*91f16700Schasinglulu #define CLK_UART6_HSI CLKSRC(MUX_UART6, 2) 265*91f16700Schasinglulu #define CLK_UART6_CSI CLKSRC(MUX_UART6, 3) 266*91f16700Schasinglulu #define CLK_UART6_HSE CLKSRC(MUX_UART6, 4) 267*91f16700Schasinglulu 268*91f16700Schasinglulu #define CLK_UART78_PCLK1 CLKSRC(MUX_UART78, 0) 269*91f16700Schasinglulu #define CLK_UART78_PLL4Q CLKSRC(MUX_UART78, 1) 270*91f16700Schasinglulu #define CLK_UART78_HSI CLKSRC(MUX_UART78, 2) 271*91f16700Schasinglulu #define CLK_UART78_CSI CLKSRC(MUX_UART78, 3) 272*91f16700Schasinglulu #define CLK_UART78_HSE CLKSRC(MUX_UART78, 4) 273*91f16700Schasinglulu 274*91f16700Schasinglulu #define CLK_LPTIM1_PCLK1 CLKSRC(MUX_LPTIM1, 0) 275*91f16700Schasinglulu #define CLK_LPTIM1_PLL4P CLKSRC(MUX_LPTIM1, 1) 276*91f16700Schasinglulu #define CLK_LPTIM1_PLL3Q CLKSRC(MUX_LPTIM1, 2) 277*91f16700Schasinglulu #define CLK_LPTIM1_LSE CLKSRC(MUX_LPTIM1, 3) 278*91f16700Schasinglulu #define CLK_LPTIM1_LSI CLKSRC(MUX_LPTIM1, 4) 279*91f16700Schasinglulu #define CLK_LPTIM1_CKPER CLKSRC(MUX_LPTIM1, 5) 280*91f16700Schasinglulu 281*91f16700Schasinglulu #define CLK_LPTIM2_PCLK3 CLKSRC(MUX_LPTIM2, 0) 282*91f16700Schasinglulu #define CLK_LPTIM2_PLL4Q CLKSRC(MUX_LPTIM2, 1) 283*91f16700Schasinglulu #define CLK_LPTIM2_CKPER CLKSRC(MUX_LPTIM2, 2) 284*91f16700Schasinglulu #define CLK_LPTIM2_LSE CLKSRC(MUX_LPTIM2, 3) 285*91f16700Schasinglulu #define CLK_LPTIM2_LSI CLKSRC(MUX_LPTIM2, 4) 286*91f16700Schasinglulu 287*91f16700Schasinglulu #define CLK_LPTIM3_PCLK3 CLKSRC(MUX_LPTIM3, 0) 288*91f16700Schasinglulu #define CLK_LPTIM3_PLL4Q CLKSRC(MUX_LPTIM3, 1) 289*91f16700Schasinglulu #define CLK_LPTIM3_CKPER CLKSRC(MUX_LPTIM3, 2) 290*91f16700Schasinglulu #define CLK_LPTIM3_LSE CLKSRC(MUX_LPTIM3, 3) 291*91f16700Schasinglulu #define CLK_LPTIM3_LSI CLKSRC(MUX_LPTIM3, 4) 292*91f16700Schasinglulu 293*91f16700Schasinglulu #define CLK_LPTIM45_PCLK3 CLKSRC(MUX_LPTIM45, 0) 294*91f16700Schasinglulu #define CLK_LPTIM45_PLL4P CLKSRC(MUX_LPTIM45, 1) 295*91f16700Schasinglulu #define CLK_LPTIM45_PLL3Q CLKSRC(MUX_LPTIM45, 2) 296*91f16700Schasinglulu #define CLK_LPTIM45_LSE CLKSRC(MUX_LPTIM45, 3) 297*91f16700Schasinglulu #define CLK_LPTIM45_LSI CLKSRC(MUX_LPTIM45, 4) 298*91f16700Schasinglulu #define CLK_LPTIM45_CKPER CLKSRC(MUX_LPTIM45, 5) 299*91f16700Schasinglulu 300*91f16700Schasinglulu #define CLK_SAI1_PLL4Q CLKSRC(MUX_SAI1, 0) 301*91f16700Schasinglulu #define CLK_SAI1_PLL3Q CLKSRC(MUX_SAI1, 1) 302*91f16700Schasinglulu #define CLK_SAI1_I2SCKIN CLKSRC(MUX_SAI1, 2) 303*91f16700Schasinglulu #define CLK_SAI1_CKPER CLKSRC(MUX_SAI1, 3) 304*91f16700Schasinglulu #define CLK_SAI1_PLL3R CLKSRC(MUX_SAI1, 4) 305*91f16700Schasinglulu 306*91f16700Schasinglulu #define CLK_SAI2_PLL4Q CLKSRC(MUX_SAI2, 0) 307*91f16700Schasinglulu #define CLK_SAI2_PLL3Q CLKSRC(MUX_SAI2, 1) 308*91f16700Schasinglulu #define CLK_SAI2_I2SCKIN CLKSRC(MUX_SAI2, 2) 309*91f16700Schasinglulu #define CLK_SAI2_CKPER CLKSRC(MUX_SAI2, 3) 310*91f16700Schasinglulu #define CLK_SAI2_SPDIF CLKSRC(MUX_SAI2, 4) 311*91f16700Schasinglulu #define CLK_SAI2_PLL3R CLKSRC(MUX_SAI2, 5) 312*91f16700Schasinglulu 313*91f16700Schasinglulu #define CLK_FDCAN_HSE CLKSRC(MUX_FDCAN, 0) 314*91f16700Schasinglulu #define CLK_FDCAN_PLL3Q CLKSRC(MUX_FDCAN, 1) 315*91f16700Schasinglulu #define CLK_FDCAN_PLL4Q CLKSRC(MUX_FDCAN, 2) 316*91f16700Schasinglulu #define CLK_FDCAN_PLL4R CLKSRC(MUX_FDCAN, 3) 317*91f16700Schasinglulu 318*91f16700Schasinglulu #define CLK_SPDIF_PLL4P CLKSRC(MUX_SPDIF, 0) 319*91f16700Schasinglulu #define CLK_SPDIF_PLL3Q CLKSRC(MUX_SPDIF, 1) 320*91f16700Schasinglulu #define CLK_SPDIF_HSI CLKSRC(MUX_SPDIF, 2) 321*91f16700Schasinglulu 322*91f16700Schasinglulu #define CLK_ADC1_PLL4R CLKSRC(MUX_ADC1, 0) 323*91f16700Schasinglulu #define CLK_ADC1_CKPER CLKSRC(MUX_ADC1, 1) 324*91f16700Schasinglulu #define CLK_ADC1_PLL3Q CLKSRC(MUX_ADC1, 2) 325*91f16700Schasinglulu 326*91f16700Schasinglulu #define CLK_ADC2_PLL4R CLKSRC(MUX_ADC2, 0) 327*91f16700Schasinglulu #define CLK_ADC2_CKPER CLKSRC(MUX_ADC2, 1) 328*91f16700Schasinglulu #define CLK_ADC2_PLL3Q CLKSRC(MUX_ADC2, 2) 329*91f16700Schasinglulu 330*91f16700Schasinglulu #define CLK_SDMMC1_HCLK6 CLKSRC(MUX_SDMMC1, 0) 331*91f16700Schasinglulu #define CLK_SDMMC1_PLL3R CLKSRC(MUX_SDMMC1, 1) 332*91f16700Schasinglulu #define CLK_SDMMC1_PLL4P CLKSRC(MUX_SDMMC1, 2) 333*91f16700Schasinglulu #define CLK_SDMMC1_HSI CLKSRC(MUX_SDMMC1, 3) 334*91f16700Schasinglulu 335*91f16700Schasinglulu #define CLK_SDMMC2_HCLK6 CLKSRC(MUX_SDMMC2, 0) 336*91f16700Schasinglulu #define CLK_SDMMC2_PLL3R CLKSRC(MUX_SDMMC2, 1) 337*91f16700Schasinglulu #define CLK_SDMMC2_PLL4P CLKSRC(MUX_SDMMC2, 2) 338*91f16700Schasinglulu #define CLK_SDMMC2_HSI CLKSRC(MUX_SDMMC2, 3) 339*91f16700Schasinglulu 340*91f16700Schasinglulu #define CLK_ETH1_PLL4P CLKSRC(MUX_ETH1, 0) 341*91f16700Schasinglulu #define CLK_ETH1_PLL3Q CLKSRC(MUX_ETH1, 1) 342*91f16700Schasinglulu 343*91f16700Schasinglulu #define CLK_ETH2_PLL4P CLKSRC(MUX_ETH2, 0) 344*91f16700Schasinglulu #define CLK_ETH2_PLL3Q CLKSRC(MUX_ETH2, 1) 345*91f16700Schasinglulu 346*91f16700Schasinglulu #define CLK_USBPHY_HSE CLKSRC(MUX_USBPHY, 0) 347*91f16700Schasinglulu #define CLK_USBPHY_PLL4R CLKSRC(MUX_USBPHY, 1) 348*91f16700Schasinglulu #define CLK_USBPHY_HSE_DIV2 CLKSRC(MUX_USBPHY, 2) 349*91f16700Schasinglulu 350*91f16700Schasinglulu #define CLK_USBO_PLL4R CLKSRC(MUX_USBO, 0) 351*91f16700Schasinglulu #define CLK_USBO_USBPHY CLKSRC(MUX_USBO, 1) 352*91f16700Schasinglulu 353*91f16700Schasinglulu #define CLK_QSPI_ACLK CLKSRC(MUX_QSPI, 0) 354*91f16700Schasinglulu #define CLK_QSPI_PLL3R CLKSRC(MUX_QSPI, 1) 355*91f16700Schasinglulu #define CLK_QSPI_PLL4P CLKSRC(MUX_QSPI, 2) 356*91f16700Schasinglulu #define CLK_QSPI_CKPER CLKSRC(MUX_QSPI, 3) 357*91f16700Schasinglulu 358*91f16700Schasinglulu #define CLK_FMC_ACLK CLKSRC(MUX_FMC, 0) 359*91f16700Schasinglulu #define CLK_FMC_PLL3R CLKSRC(MUX_FMC, 1) 360*91f16700Schasinglulu #define CLK_FMC_PLL4P CLKSRC(MUX_FMC, 2) 361*91f16700Schasinglulu #define CLK_FMC_CKPER CLKSRC(MUX_FMC, 3) 362*91f16700Schasinglulu 363*91f16700Schasinglulu #define CLK_RNG1_CSI CLKSRC(MUX_RNG1, 0) 364*91f16700Schasinglulu #define CLK_RNG1_PLL4R CLKSRC(MUX_RNG1, 1) 365*91f16700Schasinglulu /* WARNING: POSITION 2 OF RNG1 MUX IS RESERVED */ 366*91f16700Schasinglulu #define CLK_RNG1_LSI CLKSRC(MUX_RNG1, 3) 367*91f16700Schasinglulu 368*91f16700Schasinglulu #define CLK_STGEN_HSI CLKSRC(MUX_STGEN, 0) 369*91f16700Schasinglulu #define CLK_STGEN_HSE CLKSRC(MUX_STGEN, 1) 370*91f16700Schasinglulu 371*91f16700Schasinglulu #define CLK_DCMIPP_ACLK CLKSRC(MUX_DCMIPP, 0) 372*91f16700Schasinglulu #define CLK_DCMIPP_PLL2Q CLKSRC(MUX_DCMIPP, 1) 373*91f16700Schasinglulu #define CLK_DCMIPP_PLL4P CLKSRC(MUX_DCMIPP, 2) 374*91f16700Schasinglulu #define CLK_DCMIPP_CKPER CLKSRC(MUX_DCMIPP, 3) 375*91f16700Schasinglulu 376*91f16700Schasinglulu #define CLK_SAES_AXI CLKSRC(MUX_SAES, 0) 377*91f16700Schasinglulu #define CLK_SAES_CKPER CLKSRC(MUX_SAES, 1) 378*91f16700Schasinglulu #define CLK_SAES_PLL4R CLKSRC(MUX_SAES, 2) 379*91f16700Schasinglulu #define CLK_SAES_LSI CLKSRC(MUX_SAES, 3) 380*91f16700Schasinglulu 381*91f16700Schasinglulu /* PLL output is enable when x=1, with x=p,q or r */ 382*91f16700Schasinglulu #define PQR(p, q, r) (((p) & 1) | (((q) & 1) << 1) | (((r) & 1) << 2)) 383*91f16700Schasinglulu 384*91f16700Schasinglulu /* define for st,pll /csg */ 385*91f16700Schasinglulu #define SSCG_MODE_CENTER_SPREAD 0 386*91f16700Schasinglulu #define SSCG_MODE_DOWN_SPREAD 1 387*91f16700Schasinglulu 388*91f16700Schasinglulu /* define for st,drive */ 389*91f16700Schasinglulu #define LSEDRV_LOWEST 0 390*91f16700Schasinglulu #define LSEDRV_MEDIUM_LOW 1 391*91f16700Schasinglulu #define LSEDRV_MEDIUM_HIGH 2 392*91f16700Schasinglulu #define LSEDRV_HIGHEST 3 393*91f16700Schasinglulu 394*91f16700Schasinglulu #endif /* _DT_BINDINGS_CLOCK_STM32MP13_CLKSRC_H_ */ 395