1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2016-2021, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef STPMIC1_H 8*91f16700Schasinglulu #define STPMIC1_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <drivers/st/stm32_i2c.h> 11*91f16700Schasinglulu #include <lib/utils_def.h> 12*91f16700Schasinglulu 13*91f16700Schasinglulu #define TURN_ON_REG 0x1U 14*91f16700Schasinglulu #define TURN_OFF_REG 0x2U 15*91f16700Schasinglulu #define ICC_LDO_TURN_OFF_REG 0x3U 16*91f16700Schasinglulu #define ICC_BUCK_TURN_OFF_REG 0x4U 17*91f16700Schasinglulu #define RESET_STATUS_REG 0x5U 18*91f16700Schasinglulu #define VERSION_STATUS_REG 0x6U 19*91f16700Schasinglulu #define MAIN_CONTROL_REG 0x10U 20*91f16700Schasinglulu #define PADS_PULL_REG 0x11U 21*91f16700Schasinglulu #define BUCK_PULL_DOWN_REG 0x12U 22*91f16700Schasinglulu #define LDO14_PULL_DOWN_REG 0x13U 23*91f16700Schasinglulu #define LDO56_PULL_DOWN_REG 0x14U 24*91f16700Schasinglulu #define VIN_CONTROL_REG 0x15U 25*91f16700Schasinglulu #define PONKEY_TIMER_REG 0x16U 26*91f16700Schasinglulu #define MASK_RANK_BUCK_REG 0x17U 27*91f16700Schasinglulu #define MASK_RESET_BUCK_REG 0x18U 28*91f16700Schasinglulu #define MASK_RANK_LDO_REG 0x19U 29*91f16700Schasinglulu #define MASK_RESET_LDO_REG 0x1AU 30*91f16700Schasinglulu #define WATCHDOG_CONTROL_REG 0x1BU 31*91f16700Schasinglulu #define WATCHDOG_TIMER_REG 0x1CU 32*91f16700Schasinglulu #define BUCK_ICC_TURNOFF_REG 0x1DU 33*91f16700Schasinglulu #define LDO_ICC_TURNOFF_REG 0x1EU 34*91f16700Schasinglulu #define BUCK_APM_CONTROL_REG 0x1FU 35*91f16700Schasinglulu #define BUCK1_CONTROL_REG 0x20U 36*91f16700Schasinglulu #define BUCK2_CONTROL_REG 0x21U 37*91f16700Schasinglulu #define BUCK3_CONTROL_REG 0x22U 38*91f16700Schasinglulu #define BUCK4_CONTROL_REG 0x23U 39*91f16700Schasinglulu #define VREF_DDR_CONTROL_REG 0x24U 40*91f16700Schasinglulu #define LDO1_CONTROL_REG 0x25U 41*91f16700Schasinglulu #define LDO2_CONTROL_REG 0x26U 42*91f16700Schasinglulu #define LDO3_CONTROL_REG 0x27U 43*91f16700Schasinglulu #define LDO4_CONTROL_REG 0x28U 44*91f16700Schasinglulu #define LDO5_CONTROL_REG 0x29U 45*91f16700Schasinglulu #define LDO6_CONTROL_REG 0x2AU 46*91f16700Schasinglulu #define BUCK1_PWRCTRL_REG 0x30U 47*91f16700Schasinglulu #define BUCK2_PWRCTRL_REG 0x31U 48*91f16700Schasinglulu #define BUCK3_PWRCTRL_REG 0x32U 49*91f16700Schasinglulu #define BUCK4_PWRCTRL_REG 0x33U 50*91f16700Schasinglulu #define VREF_DDR_PWRCTRL_REG 0x34U 51*91f16700Schasinglulu #define LDO1_PWRCTRL_REG 0x35U 52*91f16700Schasinglulu #define LDO2_PWRCTRL_REG 0x36U 53*91f16700Schasinglulu #define LDO3_PWRCTRL_REG 0x37U 54*91f16700Schasinglulu #define LDO4_PWRCTRL_REG 0x38U 55*91f16700Schasinglulu #define LDO5_PWRCTRL_REG 0x39U 56*91f16700Schasinglulu #define LDO6_PWRCTRL_REG 0x3AU 57*91f16700Schasinglulu #define FREQUENCY_SPREADING_REG 0x3BU 58*91f16700Schasinglulu #define USB_CONTROL_REG 0x40U 59*91f16700Schasinglulu #define ITLATCH1_REG 0x50U 60*91f16700Schasinglulu #define ITLATCH2_REG 0x51U 61*91f16700Schasinglulu #define ITLATCH3_REG 0x52U 62*91f16700Schasinglulu #define ITLATCH4_REG 0x53U 63*91f16700Schasinglulu #define ITSETLATCH1_REG 0x60U 64*91f16700Schasinglulu #define ITSETLATCH2_REG 0x61U 65*91f16700Schasinglulu #define ITSETLATCH3_REG 0x62U 66*91f16700Schasinglulu #define ITSETLATCH4_REG 0x63U 67*91f16700Schasinglulu #define ITCLEARLATCH1_REG 0x70U 68*91f16700Schasinglulu #define ITCLEARLATCH2_REG 0x71U 69*91f16700Schasinglulu #define ITCLEARLATCH3_REG 0x72U 70*91f16700Schasinglulu #define ITCLEARLATCH4_REG 0x73U 71*91f16700Schasinglulu #define ITMASK1_REG 0x80U 72*91f16700Schasinglulu #define ITMASK2_REG 0x81U 73*91f16700Schasinglulu #define ITMASK3_REG 0x82U 74*91f16700Schasinglulu #define ITMASK4_REG 0x83U 75*91f16700Schasinglulu #define ITSETMASK1_REG 0x90U 76*91f16700Schasinglulu #define ITSETMASK2_REG 0x91U 77*91f16700Schasinglulu #define ITSETMASK3_REG 0x92U 78*91f16700Schasinglulu #define ITSETMASK4_REG 0x93U 79*91f16700Schasinglulu #define ITCLEARMASK1_REG 0xA0U 80*91f16700Schasinglulu #define ITCLEARMASK2_REG 0xA1U 81*91f16700Schasinglulu #define ITCLEARMASK3_REG 0xA2U 82*91f16700Schasinglulu #define ITCLEARMASK4_REG 0xA3U 83*91f16700Schasinglulu #define ITSOURCE1_REG 0xB0U 84*91f16700Schasinglulu #define ITSOURCE2_REG 0xB1U 85*91f16700Schasinglulu #define ITSOURCE3_REG 0xB2U 86*91f16700Schasinglulu #define ITSOURCE4_REG 0xB3U 87*91f16700Schasinglulu 88*91f16700Schasinglulu /* Registers masks */ 89*91f16700Schasinglulu #define LDO_VOLTAGE_MASK GENMASK(6, 2) 90*91f16700Schasinglulu #define BUCK_VOLTAGE_MASK GENMASK(7, 2) 91*91f16700Schasinglulu #define LDO_BUCK_VOLTAGE_SHIFT 2 92*91f16700Schasinglulu #define LDO_BUCK_ENABLE_MASK BIT(0) 93*91f16700Schasinglulu #define LDO_BUCK_HPLP_ENABLE_MASK BIT(1) 94*91f16700Schasinglulu #define LDO_BUCK_HPLP_SHIFT 1 95*91f16700Schasinglulu #define LDO_BUCK_RANK_MASK BIT(0) 96*91f16700Schasinglulu #define LDO_BUCK_RESET_MASK BIT(0) 97*91f16700Schasinglulu #define LDO_BUCK_PULL_DOWN_MASK GENMASK(1, 0) 98*91f16700Schasinglulu 99*91f16700Schasinglulu /* Pull down register */ 100*91f16700Schasinglulu #define BUCK1_PULL_DOWN_SHIFT 0 101*91f16700Schasinglulu #define BUCK2_PULL_DOWN_SHIFT 2 102*91f16700Schasinglulu #define BUCK3_PULL_DOWN_SHIFT 4 103*91f16700Schasinglulu #define BUCK4_PULL_DOWN_SHIFT 6 104*91f16700Schasinglulu #define VREF_DDR_PULL_DOWN_SHIFT 4 105*91f16700Schasinglulu 106*91f16700Schasinglulu /* ICC register */ 107*91f16700Schasinglulu #define BUCK1_ICC_SHIFT 0 108*91f16700Schasinglulu #define BUCK2_ICC_SHIFT 1 109*91f16700Schasinglulu #define BUCK3_ICC_SHIFT 2 110*91f16700Schasinglulu #define BUCK4_ICC_SHIFT 3 111*91f16700Schasinglulu #define PWR_SW1_ICC_SHIFT 4 112*91f16700Schasinglulu #define PWR_SW2_ICC_SHIFT 5 113*91f16700Schasinglulu #define BOOST_ICC_SHIFT 6 114*91f16700Schasinglulu 115*91f16700Schasinglulu #define LDO1_ICC_SHIFT 0 116*91f16700Schasinglulu #define LDO2_ICC_SHIFT 1 117*91f16700Schasinglulu #define LDO3_ICC_SHIFT 2 118*91f16700Schasinglulu #define LDO4_ICC_SHIFT 3 119*91f16700Schasinglulu #define LDO5_ICC_SHIFT 4 120*91f16700Schasinglulu #define LDO6_ICC_SHIFT 5 121*91f16700Schasinglulu 122*91f16700Schasinglulu /* Buck Mask reset register */ 123*91f16700Schasinglulu #define BUCK1_MASK_RESET 0 124*91f16700Schasinglulu #define BUCK2_MASK_RESET 1 125*91f16700Schasinglulu #define BUCK3_MASK_RESET 2 126*91f16700Schasinglulu #define BUCK4_MASK_RESET 3 127*91f16700Schasinglulu 128*91f16700Schasinglulu /* LDO Mask reset register */ 129*91f16700Schasinglulu #define LDO1_MASK_RESET 0 130*91f16700Schasinglulu #define LDO2_MASK_RESET 1 131*91f16700Schasinglulu #define LDO3_MASK_RESET 2 132*91f16700Schasinglulu #define LDO4_MASK_RESET 3 133*91f16700Schasinglulu #define LDO5_MASK_RESET 4 134*91f16700Schasinglulu #define LDO6_MASK_RESET 5 135*91f16700Schasinglulu #define VREF_DDR_MASK_RESET 6 136*91f16700Schasinglulu 137*91f16700Schasinglulu /* LDO3 Special modes */ 138*91f16700Schasinglulu #define LDO3_BYPASS BIT(7) 139*91f16700Schasinglulu #define LDO3_DDR_SEL 31U 140*91f16700Schasinglulu 141*91f16700Schasinglulu /* Main PMIC Control Register (MAIN_CONTROL_REG) */ 142*91f16700Schasinglulu #define ICC_EVENT_ENABLED BIT(4) 143*91f16700Schasinglulu #define PWRCTRL_POLARITY_HIGH BIT(3) 144*91f16700Schasinglulu #define PWRCTRL_PIN_VALID BIT(2) 145*91f16700Schasinglulu #define RESTART_REQUEST_ENABLED BIT(1) 146*91f16700Schasinglulu #define SOFTWARE_SWITCH_OFF_ENABLED BIT(0) 147*91f16700Schasinglulu 148*91f16700Schasinglulu /* Main PMIC PADS Control Register (PADS_PULL_REG) */ 149*91f16700Schasinglulu #define WAKEUP_DETECTOR_DISABLED BIT(4) 150*91f16700Schasinglulu #define PWRCTRL_PD_ACTIVE BIT(3) 151*91f16700Schasinglulu #define PWRCTRL_PU_ACTIVE BIT(2) 152*91f16700Schasinglulu #define WAKEUP_PD_ACTIVE BIT(1) 153*91f16700Schasinglulu #define PONKEY_PU_ACTIVE BIT(0) 154*91f16700Schasinglulu 155*91f16700Schasinglulu /* Main PMIC VINLOW Control Register (VIN_CONTROL_REGC DMSC) */ 156*91f16700Schasinglulu #define SWIN_DETECTOR_ENABLED BIT(7) 157*91f16700Schasinglulu #define SWOUT_DETECTOR_ENABLED BIT(6) 158*91f16700Schasinglulu #define VINLOW_HYST_MASK GENMASK(1, 0) 159*91f16700Schasinglulu #define VINLOW_HYST_SHIFT 4 160*91f16700Schasinglulu #define VINLOW_THRESHOLD_MASK GENMASK(2, 0) 161*91f16700Schasinglulu #define VINLOW_THRESHOLD_SHIFT 1 162*91f16700Schasinglulu #define VINLOW_ENABLED BIT(0) 163*91f16700Schasinglulu #define VINLOW_CTRL_REG_MASK GENMASK(7, 0) 164*91f16700Schasinglulu 165*91f16700Schasinglulu /* USB Control Register */ 166*91f16700Schasinglulu #define BOOST_OVP_DISABLED BIT(7) 167*91f16700Schasinglulu #define VBUS_OTG_DETECTION_DISABLED BIT(6) 168*91f16700Schasinglulu #define SW_OUT_DISCHARGE BIT(5) 169*91f16700Schasinglulu #define VBUS_OTG_DISCHARGE BIT(4) 170*91f16700Schasinglulu #define OCP_LIMIT_HIGH BIT(3) 171*91f16700Schasinglulu #define SWIN_SWOUT_ENABLED BIT(2) 172*91f16700Schasinglulu #define USBSW_OTG_SWITCH_ENABLED BIT(1) 173*91f16700Schasinglulu #define BOOST_ENABLED BIT(0) 174*91f16700Schasinglulu 175*91f16700Schasinglulu int stpmic1_powerctrl_on(void); 176*91f16700Schasinglulu int stpmic1_switch_off(void); 177*91f16700Schasinglulu int stpmic1_register_read(uint8_t register_id, uint8_t *value); 178*91f16700Schasinglulu int stpmic1_register_write(uint8_t register_id, uint8_t value); 179*91f16700Schasinglulu int stpmic1_register_update(uint8_t register_id, uint8_t value, uint8_t mask); 180*91f16700Schasinglulu int stpmic1_regulator_enable(const char *name); 181*91f16700Schasinglulu int stpmic1_regulator_disable(const char *name); 182*91f16700Schasinglulu bool stpmic1_is_regulator_enabled(const char *name); 183*91f16700Schasinglulu int stpmic1_regulator_voltage_set(const char *name, uint16_t millivolts); 184*91f16700Schasinglulu int stpmic1_regulator_levels_mv(const char *name, const uint16_t **levels, 185*91f16700Schasinglulu size_t *levels_count); 186*91f16700Schasinglulu int stpmic1_regulator_voltage_get(const char *name); 187*91f16700Schasinglulu int stpmic1_regulator_pull_down_set(const char *name); 188*91f16700Schasinglulu int stpmic1_regulator_mask_reset_set(const char *name); 189*91f16700Schasinglulu int stpmic1_regulator_icc_set(const char *name); 190*91f16700Schasinglulu int stpmic1_regulator_sink_mode_set(const char *name); 191*91f16700Schasinglulu int stpmic1_regulator_bypass_mode_set(const char *name); 192*91f16700Schasinglulu int stpmic1_active_discharge_mode_set(const char *name); 193*91f16700Schasinglulu void stpmic1_bind_i2c(struct i2c_handle_s *i2c_handle, uint16_t i2c_addr); 194*91f16700Schasinglulu 195*91f16700Schasinglulu int stpmic1_get_version(unsigned long *version); 196*91f16700Schasinglulu void stpmic1_dump_regulators(void); 197*91f16700Schasinglulu 198*91f16700Schasinglulu #endif /* STPMIC1_H */ 199