xref: /arm-trusted-firmware/include/drivers/st/stm32mp15_rcc.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2015-2022, STMicroelectronics - All Rights Reserved
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef STM32MP1_RCC_H
8*91f16700Schasinglulu #define STM32MP1_RCC_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <lib/utils_def.h>
11*91f16700Schasinglulu 
12*91f16700Schasinglulu #define RCC_TZCR				U(0x00)
13*91f16700Schasinglulu #define RCC_OCENSETR				U(0x0C)
14*91f16700Schasinglulu #define RCC_OCENCLRR				U(0x10)
15*91f16700Schasinglulu #define RCC_HSICFGR				U(0x18)
16*91f16700Schasinglulu #define RCC_CSICFGR				U(0x1C)
17*91f16700Schasinglulu #define RCC_MPCKSELR				U(0x20)
18*91f16700Schasinglulu #define RCC_ASSCKSELR				U(0x24)
19*91f16700Schasinglulu #define RCC_RCK12SELR				U(0x28)
20*91f16700Schasinglulu #define RCC_MPCKDIVR				U(0x2C)
21*91f16700Schasinglulu #define RCC_AXIDIVR				U(0x30)
22*91f16700Schasinglulu #define RCC_APB4DIVR				U(0x3C)
23*91f16700Schasinglulu #define RCC_APB5DIVR				U(0x40)
24*91f16700Schasinglulu #define RCC_RTCDIVR				U(0x44)
25*91f16700Schasinglulu #define RCC_MSSCKSELR				U(0x48)
26*91f16700Schasinglulu #define RCC_PLL1CR				U(0x80)
27*91f16700Schasinglulu #define RCC_PLL1CFGR1				U(0x84)
28*91f16700Schasinglulu #define RCC_PLL1CFGR2				U(0x88)
29*91f16700Schasinglulu #define RCC_PLL1FRACR				U(0x8C)
30*91f16700Schasinglulu #define RCC_PLL1CSGR				U(0x90)
31*91f16700Schasinglulu #define RCC_PLL2CR				U(0x94)
32*91f16700Schasinglulu #define RCC_PLL2CFGR1				U(0x98)
33*91f16700Schasinglulu #define RCC_PLL2CFGR2				U(0x9C)
34*91f16700Schasinglulu #define RCC_PLL2FRACR				U(0xA0)
35*91f16700Schasinglulu #define RCC_PLL2CSGR				U(0xA4)
36*91f16700Schasinglulu #define RCC_I2C46CKSELR				U(0xC0)
37*91f16700Schasinglulu #define RCC_SPI6CKSELR				U(0xC4)
38*91f16700Schasinglulu #define RCC_UART1CKSELR				U(0xC8)
39*91f16700Schasinglulu #define RCC_RNG1CKSELR				U(0xCC)
40*91f16700Schasinglulu #define RCC_CPERCKSELR				U(0xD0)
41*91f16700Schasinglulu #define RCC_STGENCKSELR				U(0xD4)
42*91f16700Schasinglulu #define RCC_DDRITFCR				U(0xD8)
43*91f16700Schasinglulu #define RCC_MP_BOOTCR				U(0x100)
44*91f16700Schasinglulu #define RCC_MP_SREQSETR				U(0x104)
45*91f16700Schasinglulu #define RCC_MP_SREQCLRR				U(0x108)
46*91f16700Schasinglulu #define RCC_MP_GCR				U(0x10C)
47*91f16700Schasinglulu #define RCC_MP_APRSTCR				U(0x110)
48*91f16700Schasinglulu #define RCC_MP_APRSTSR				U(0x114)
49*91f16700Schasinglulu #define RCC_BDCR				U(0x140)
50*91f16700Schasinglulu #define RCC_RDLSICR				U(0x144)
51*91f16700Schasinglulu #define RCC_APB4RSTSETR				U(0x180)
52*91f16700Schasinglulu #define RCC_APB4RSTCLRR				U(0x184)
53*91f16700Schasinglulu #define RCC_APB5RSTSETR				U(0x188)
54*91f16700Schasinglulu #define RCC_APB5RSTCLRR				U(0x18C)
55*91f16700Schasinglulu #define RCC_AHB5RSTSETR				U(0x190)
56*91f16700Schasinglulu #define RCC_AHB5RSTCLRR				U(0x194)
57*91f16700Schasinglulu #define RCC_AHB6RSTSETR				U(0x198)
58*91f16700Schasinglulu #define RCC_AHB6RSTCLRR				U(0x19C)
59*91f16700Schasinglulu #define RCC_TZAHB6RSTSETR			U(0x1A0)
60*91f16700Schasinglulu #define RCC_TZAHB6RSTCLRR			U(0x1A4)
61*91f16700Schasinglulu #define RCC_MP_APB4ENSETR			U(0x200)
62*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR			U(0x204)
63*91f16700Schasinglulu #define RCC_MP_APB5ENSETR			U(0x208)
64*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR			U(0x20C)
65*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR			U(0x210)
66*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR			U(0x214)
67*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR			U(0x218)
68*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR			U(0x21C)
69*91f16700Schasinglulu #define RCC_MP_TZAHB6ENSETR			U(0x220)
70*91f16700Schasinglulu #define RCC_MP_TZAHB6ENCLRR			U(0x224)
71*91f16700Schasinglulu #define RCC_MC_APB4ENSETR			U(0x280)
72*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR			U(0x284)
73*91f16700Schasinglulu #define RCC_MC_APB5ENSETR			U(0x288)
74*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR			U(0x28C)
75*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR			U(0x290)
76*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR			U(0x294)
77*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR			U(0x298)
78*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR			U(0x29C)
79*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR			U(0x300)
80*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR			U(0x304)
81*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR			U(0x308)
82*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR			U(0x30C)
83*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR			U(0x310)
84*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR			U(0x314)
85*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR			U(0x318)
86*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR			U(0x31C)
87*91f16700Schasinglulu #define RCC_MP_TZAHB6LPENSETR			U(0x320)
88*91f16700Schasinglulu #define RCC_MP_TZAHB6LPENCLRR			U(0x324)
89*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR			U(0x380)
90*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR			U(0x384)
91*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR			U(0x388)
92*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR			U(0x38C)
93*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR			U(0x390)
94*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR			U(0x394)
95*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR			U(0x398)
96*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR			U(0x39C)
97*91f16700Schasinglulu #define RCC_BR_RSTSCLRR				U(0x400)
98*91f16700Schasinglulu #define RCC_MP_GRSTCSETR			U(0x404)
99*91f16700Schasinglulu #define RCC_MP_RSTSCLRR				U(0x408)
100*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR			U(0x40C)
101*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR			U(0x410)
102*91f16700Schasinglulu #define RCC_MP_CIER				U(0x414)
103*91f16700Schasinglulu #define RCC_MP_CIFR				U(0x418)
104*91f16700Schasinglulu #define RCC_PWRLPDLYCR				U(0x41C)
105*91f16700Schasinglulu #define RCC_MP_RSTSSETR				U(0x420)
106*91f16700Schasinglulu #define RCC_MCO1CFGR				U(0x800)
107*91f16700Schasinglulu #define RCC_MCO2CFGR				U(0x804)
108*91f16700Schasinglulu #define RCC_OCRDYR				U(0x808)
109*91f16700Schasinglulu #define RCC_DBGCFGR				U(0x80C)
110*91f16700Schasinglulu #define RCC_RCK3SELR				U(0x820)
111*91f16700Schasinglulu #define RCC_RCK4SELR				U(0x824)
112*91f16700Schasinglulu #define RCC_TIMG1PRER				U(0x828)
113*91f16700Schasinglulu #define RCC_TIMG2PRER				U(0x82C)
114*91f16700Schasinglulu #define RCC_MCUDIVR				U(0x830)
115*91f16700Schasinglulu #define RCC_APB1DIVR				U(0x834)
116*91f16700Schasinglulu #define RCC_APB2DIVR				U(0x838)
117*91f16700Schasinglulu #define RCC_APB3DIVR				U(0x83C)
118*91f16700Schasinglulu #define RCC_PLL3CR				U(0x880)
119*91f16700Schasinglulu #define RCC_PLL3CFGR1				U(0x884)
120*91f16700Schasinglulu #define RCC_PLL3CFGR2				U(0x888)
121*91f16700Schasinglulu #define RCC_PLL3FRACR				U(0x88C)
122*91f16700Schasinglulu #define RCC_PLL3CSGR				U(0x890)
123*91f16700Schasinglulu #define RCC_PLL4CR				U(0x894)
124*91f16700Schasinglulu #define RCC_PLL4CFGR1				U(0x898)
125*91f16700Schasinglulu #define RCC_PLL4CFGR2				U(0x89C)
126*91f16700Schasinglulu #define RCC_PLL4FRACR				U(0x8A0)
127*91f16700Schasinglulu #define RCC_PLL4CSGR				U(0x8A4)
128*91f16700Schasinglulu #define RCC_I2C12CKSELR				U(0x8C0)
129*91f16700Schasinglulu #define RCC_I2C35CKSELR				U(0x8C4)
130*91f16700Schasinglulu #define RCC_SAI1CKSELR				U(0x8C8)
131*91f16700Schasinglulu #define RCC_SAI2CKSELR				U(0x8CC)
132*91f16700Schasinglulu #define RCC_SAI3CKSELR				U(0x8D0)
133*91f16700Schasinglulu #define RCC_SAI4CKSELR				U(0x8D4)
134*91f16700Schasinglulu #define RCC_SPI2S1CKSELR			U(0x8D8)
135*91f16700Schasinglulu #define RCC_SPI2S23CKSELR			U(0x8DC)
136*91f16700Schasinglulu #define RCC_SPI45CKSELR				U(0x8E0)
137*91f16700Schasinglulu #define RCC_UART6CKSELR				U(0x8E4)
138*91f16700Schasinglulu #define RCC_UART24CKSELR			U(0x8E8)
139*91f16700Schasinglulu #define RCC_UART35CKSELR			U(0x8EC)
140*91f16700Schasinglulu #define RCC_UART78CKSELR			U(0x8F0)
141*91f16700Schasinglulu #define RCC_SDMMC12CKSELR			U(0x8F4)
142*91f16700Schasinglulu #define RCC_SDMMC3CKSELR			U(0x8F8)
143*91f16700Schasinglulu #define RCC_ETHCKSELR				U(0x8FC)
144*91f16700Schasinglulu #define RCC_QSPICKSELR				U(0x900)
145*91f16700Schasinglulu #define RCC_FMCCKSELR				U(0x904)
146*91f16700Schasinglulu #define RCC_FDCANCKSELR				U(0x90C)
147*91f16700Schasinglulu #define RCC_SPDIFCKSELR				U(0x914)
148*91f16700Schasinglulu #define RCC_CECCKSELR				U(0x918)
149*91f16700Schasinglulu #define RCC_USBCKSELR				U(0x91C)
150*91f16700Schasinglulu #define RCC_RNG2CKSELR				U(0x920)
151*91f16700Schasinglulu #define RCC_DSICKSELR				U(0x924)
152*91f16700Schasinglulu #define RCC_ADCCKSELR				U(0x928)
153*91f16700Schasinglulu #define RCC_LPTIM45CKSELR			U(0x92C)
154*91f16700Schasinglulu #define RCC_LPTIM23CKSELR			U(0x930)
155*91f16700Schasinglulu #define RCC_LPTIM1CKSELR			U(0x934)
156*91f16700Schasinglulu #define RCC_APB1RSTSETR				U(0x980)
157*91f16700Schasinglulu #define RCC_APB1RSTCLRR				U(0x984)
158*91f16700Schasinglulu #define RCC_APB2RSTSETR				U(0x988)
159*91f16700Schasinglulu #define RCC_APB2RSTCLRR				U(0x98C)
160*91f16700Schasinglulu #define RCC_APB3RSTSETR				U(0x990)
161*91f16700Schasinglulu #define RCC_APB3RSTCLRR				U(0x994)
162*91f16700Schasinglulu #define RCC_AHB2RSTSETR				U(0x998)
163*91f16700Schasinglulu #define RCC_AHB2RSTCLRR				U(0x99C)
164*91f16700Schasinglulu #define RCC_AHB3RSTSETR				U(0x9A0)
165*91f16700Schasinglulu #define RCC_AHB3RSTCLRR				U(0x9A4)
166*91f16700Schasinglulu #define RCC_AHB4RSTSETR				U(0x9A8)
167*91f16700Schasinglulu #define RCC_AHB4RSTCLRR				U(0x9AC)
168*91f16700Schasinglulu #define RCC_MP_APB1ENSETR			U(0xA00)
169*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR			U(0xA04)
170*91f16700Schasinglulu #define RCC_MP_APB2ENSETR			U(0xA08)
171*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR			U(0xA0C)
172*91f16700Schasinglulu #define RCC_MP_APB3ENSETR			U(0xA10)
173*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR			U(0xA14)
174*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR			U(0xA18)
175*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR			U(0xA1C)
176*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR			U(0xA20)
177*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR			U(0xA24)
178*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR			U(0xA28)
179*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR			U(0xA2C)
180*91f16700Schasinglulu #define RCC_MP_MLAHBENSETR			U(0xA38)
181*91f16700Schasinglulu #define RCC_MP_MLAHBENCLRR			U(0xA3C)
182*91f16700Schasinglulu #define RCC_MC_APB1ENSETR			U(0xA80)
183*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR			U(0xA84)
184*91f16700Schasinglulu #define RCC_MC_APB2ENSETR			U(0xA88)
185*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR			U(0xA8C)
186*91f16700Schasinglulu #define RCC_MC_APB3ENSETR			U(0xA90)
187*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR			U(0xA94)
188*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR			U(0xA98)
189*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR			U(0xA9C)
190*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR			U(0xAA0)
191*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR			U(0xAA4)
192*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR			U(0xAA8)
193*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR			U(0xAAC)
194*91f16700Schasinglulu #define RCC_MC_AXIMENSETR			U(0xAB0)
195*91f16700Schasinglulu #define RCC_MC_AXIMENCLRR			U(0xAB4)
196*91f16700Schasinglulu #define RCC_MC_MLAHBENSETR			U(0xAB8)
197*91f16700Schasinglulu #define RCC_MC_MLAHBENCLRR			U(0xABC)
198*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR			U(0xB00)
199*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR			U(0xB04)
200*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR			U(0xB08)
201*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR			U(0xB0C)
202*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR			U(0xB10)
203*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR			U(0xB14)
204*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR			U(0xB18)
205*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR			U(0xB1C)
206*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR			U(0xB20)
207*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR			U(0xB24)
208*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR			U(0xB28)
209*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR			U(0xB2C)
210*91f16700Schasinglulu #define RCC_MP_AXIMLPENSETR			U(0xB30)
211*91f16700Schasinglulu #define RCC_MP_AXIMLPENCLRR			U(0xB34)
212*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR			U(0xB38)
213*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR			U(0xB3C)
214*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR			U(0xB80)
215*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR			U(0xB84)
216*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR			U(0xB88)
217*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR			U(0xB8C)
218*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR			U(0xB90)
219*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR			U(0xB94)
220*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR			U(0xB98)
221*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR			U(0xB9C)
222*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR			U(0xBA0)
223*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR			U(0xBA4)
224*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR			U(0xBA8)
225*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR			U(0xBAC)
226*91f16700Schasinglulu #define RCC_MC_AXIMLPENSETR			U(0xBB0)
227*91f16700Schasinglulu #define RCC_MC_AXIMLPENCLRR			U(0xBB4)
228*91f16700Schasinglulu #define RCC_MC_MLAHBLPENSETR			U(0xBB8)
229*91f16700Schasinglulu #define RCC_MC_MLAHBLPENCLRR			U(0xBBC)
230*91f16700Schasinglulu #define RCC_MC_RSTSCLRR				U(0xC00)
231*91f16700Schasinglulu #define RCC_MC_CIER				U(0xC14)
232*91f16700Schasinglulu #define RCC_MC_CIFR				U(0xC18)
233*91f16700Schasinglulu #define RCC_VERR				U(0xFF4)
234*91f16700Schasinglulu #define RCC_IDR					U(0xFF8)
235*91f16700Schasinglulu #define RCC_SIDR				U(0xFFC)
236*91f16700Schasinglulu 
237*91f16700Schasinglulu /* RCC_TZCR register fields */
238*91f16700Schasinglulu #define RCC_TZCR_TZEN				BIT(0)
239*91f16700Schasinglulu #define RCC_TZCR_MCKPROT			BIT(1)
240*91f16700Schasinglulu 
241*91f16700Schasinglulu /* RCC_OCENSETR register fields */
242*91f16700Schasinglulu #define RCC_OCENSETR_HSION			BIT(0)
243*91f16700Schasinglulu #define RCC_OCENSETR_HSIKERON			BIT(1)
244*91f16700Schasinglulu #define RCC_OCENSETR_CSION			BIT(4)
245*91f16700Schasinglulu #define RCC_OCENSETR_CSIKERON			BIT(5)
246*91f16700Schasinglulu #define RCC_OCENSETR_DIGBYP			BIT(7)
247*91f16700Schasinglulu #define RCC_OCENSETR_HSEON			BIT(8)
248*91f16700Schasinglulu #define RCC_OCENSETR_HSEKERON			BIT(9)
249*91f16700Schasinglulu #define RCC_OCENSETR_HSEBYP			BIT(10)
250*91f16700Schasinglulu #define RCC_OCENSETR_HSECSSON			BIT(11)
251*91f16700Schasinglulu 
252*91f16700Schasinglulu /* RCC_OCENCLRR register fields */
253*91f16700Schasinglulu #define RCC_OCENCLRR_HSION			BIT(0)
254*91f16700Schasinglulu #define RCC_OCENCLRR_HSIKERON			BIT(1)
255*91f16700Schasinglulu #define RCC_OCENCLRR_CSION			BIT(4)
256*91f16700Schasinglulu #define RCC_OCENCLRR_CSIKERON			BIT(5)
257*91f16700Schasinglulu #define RCC_OCENCLRR_DIGBYP			BIT(7)
258*91f16700Schasinglulu #define RCC_OCENCLRR_HSEON			BIT(8)
259*91f16700Schasinglulu #define RCC_OCENCLRR_HSEKERON			BIT(9)
260*91f16700Schasinglulu #define RCC_OCENCLRR_HSEBYP			BIT(10)
261*91f16700Schasinglulu 
262*91f16700Schasinglulu /* RCC_HSICFGR register fields */
263*91f16700Schasinglulu #define RCC_HSICFGR_HSIDIV_MASK			GENMASK(1, 0)
264*91f16700Schasinglulu #define RCC_HSICFGR_HSIDIV_SHIFT		0
265*91f16700Schasinglulu #define RCC_HSICFGR_HSITRIM_MASK		GENMASK(14, 8)
266*91f16700Schasinglulu #define RCC_HSICFGR_HSITRIM_SHIFT		8
267*91f16700Schasinglulu #define RCC_HSICFGR_HSICAL_MASK			GENMASK(24, 16)
268*91f16700Schasinglulu #define RCC_HSICFGR_HSICAL_SHIFT		16
269*91f16700Schasinglulu #define RCC_HSICFGR_HSICAL_TEMP_MASK		GENMASK(27, 25)
270*91f16700Schasinglulu 
271*91f16700Schasinglulu /* RCC_CSICFGR register fields */
272*91f16700Schasinglulu #define RCC_CSICFGR_CSITRIM_MASK		GENMASK(12, 8)
273*91f16700Schasinglulu #define RCC_CSICFGR_CSITRIM_SHIFT		8
274*91f16700Schasinglulu #define RCC_CSICFGR_CSICAL_MASK			GENMASK(23, 16)
275*91f16700Schasinglulu #define RCC_CSICFGR_CSICAL_SHIFT		16
276*91f16700Schasinglulu 
277*91f16700Schasinglulu /* RCC_MPCKSELR register fields */
278*91f16700Schasinglulu #define RCC_MPCKSELR_HSI			0x00000000
279*91f16700Schasinglulu #define RCC_MPCKSELR_HSE			0x00000001
280*91f16700Schasinglulu #define RCC_MPCKSELR_PLL			0x00000002
281*91f16700Schasinglulu #define RCC_MPCKSELR_PLL_MPUDIV			0x00000003
282*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRC_MASK		GENMASK(1, 0)
283*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRC_SHIFT		0
284*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRCRDY			BIT(31)
285*91f16700Schasinglulu 
286*91f16700Schasinglulu /* RCC_ASSCKSELR register fields */
287*91f16700Schasinglulu #define RCC_ASSCKSELR_HSI			0x00000000
288*91f16700Schasinglulu #define RCC_ASSCKSELR_HSE			0x00000001
289*91f16700Schasinglulu #define RCC_ASSCKSELR_PLL			0x00000002
290*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRC_MASK		GENMASK(2, 0)
291*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRC_SHIFT		0
292*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRCRDY		BIT(31)
293*91f16700Schasinglulu 
294*91f16700Schasinglulu /* RCC_RCK12SELR register fields */
295*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRC_MASK		GENMASK(1, 0)
296*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRC_SHIFT		0
297*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRCRDY		BIT(31)
298*91f16700Schasinglulu 
299*91f16700Schasinglulu /* RCC_MPCKDIVR register fields */
300*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIV_MASK		GENMASK(2, 0)
301*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIV_SHIFT		0
302*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIVRDY			BIT(31)
303*91f16700Schasinglulu 
304*91f16700Schasinglulu /* RCC_AXIDIVR register fields */
305*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIV_MASK			GENMASK(2, 0)
306*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIV_SHIFT		0
307*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIVRDY			BIT(31)
308*91f16700Schasinglulu 
309*91f16700Schasinglulu /* RCC_APB4DIVR register fields */
310*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIV_MASK		GENMASK(2, 0)
311*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIV_SHIFT		0
312*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIVRDY			BIT(31)
313*91f16700Schasinglulu 
314*91f16700Schasinglulu /* RCC_APB5DIVR register fields */
315*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIV_MASK		GENMASK(2, 0)
316*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIV_SHIFT		0
317*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIVRDY			BIT(31)
318*91f16700Schasinglulu 
319*91f16700Schasinglulu /* RCC_RTCDIVR register fields */
320*91f16700Schasinglulu #define RCC_RTCDIVR_RTCDIV_MASK			GENMASK(5, 0)
321*91f16700Schasinglulu #define RCC_RTCDIVR_RTCDIV_SHIFT		0
322*91f16700Schasinglulu 
323*91f16700Schasinglulu /* RCC_MSSCKSELR register fields */
324*91f16700Schasinglulu #define RCC_MSSCKSELR_HSI			0x00000000
325*91f16700Schasinglulu #define RCC_MSSCKSELR_HSE			0x00000001
326*91f16700Schasinglulu #define RCC_MSSCKSELR_CSI			0x00000002
327*91f16700Schasinglulu #define RCC_MSSCKSELR_PLL			0x00000003
328*91f16700Schasinglulu #define RCC_MSSCKSELR_MCUSSRC_MASK		GENMASK(1, 0)
329*91f16700Schasinglulu #define RCC_MSSCKSELR_MCUSSRC_SHIFT		0
330*91f16700Schasinglulu #define RCC_MSSCKSELR_MCUSSRCRDY		BIT(31)
331*91f16700Schasinglulu 
332*91f16700Schasinglulu /* RCC_PLL1CR register fields */
333*91f16700Schasinglulu #define RCC_PLL1CR_PLLON			BIT(0)
334*91f16700Schasinglulu #define RCC_PLL1CR_PLL1RDY			BIT(1)
335*91f16700Schasinglulu #define RCC_PLL1CR_SSCG_CTRL			BIT(2)
336*91f16700Schasinglulu #define RCC_PLL1CR_DIVPEN			BIT(4)
337*91f16700Schasinglulu #define RCC_PLL1CR_DIVQEN			BIT(5)
338*91f16700Schasinglulu #define RCC_PLL1CR_DIVREN			BIT(6)
339*91f16700Schasinglulu 
340*91f16700Schasinglulu /* RCC_PLL1CFGR1 register fields */
341*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVN_MASK			GENMASK(8, 0)
342*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVN_SHIFT		0
343*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVM1_MASK		GENMASK(21, 16)
344*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVM1_SHIFT		16
345*91f16700Schasinglulu 
346*91f16700Schasinglulu /* RCC_PLL1CFGR2 register fields */
347*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVP_MASK			GENMASK(6, 0)
348*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVP_SHIFT		0
349*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVQ_MASK			GENMASK(14, 8)
350*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVQ_SHIFT		8
351*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVR_MASK			GENMASK(22, 16)
352*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVR_SHIFT		16
353*91f16700Schasinglulu 
354*91f16700Schasinglulu /* RCC_PLL1FRACR register fields */
355*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACV_MASK		GENMASK(15, 3)
356*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACV_SHIFT		3
357*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACLE			BIT(16)
358*91f16700Schasinglulu 
359*91f16700Schasinglulu /* RCC_PLL1CSGR register fields */
360*91f16700Schasinglulu #define RCC_PLL1CSGR_MOD_PER_MASK		GENMASK(12, 0)
361*91f16700Schasinglulu #define RCC_PLL1CSGR_MOD_PER_SHIFT		0
362*91f16700Schasinglulu #define RCC_PLL1CSGR_TPDFN_DIS			BIT(13)
363*91f16700Schasinglulu #define RCC_PLL1CSGR_RPDFN_DIS			BIT(14)
364*91f16700Schasinglulu #define RCC_PLL1CSGR_SSCG_MODE			BIT(15)
365*91f16700Schasinglulu #define RCC_PLL1CSGR_INC_STEP_MASK		GENMASK(30, 16)
366*91f16700Schasinglulu #define RCC_PLL1CSGR_INC_STEP_SHIFT		16
367*91f16700Schasinglulu 
368*91f16700Schasinglulu /* RCC_PLL2CR register fields */
369*91f16700Schasinglulu #define RCC_PLL2CR_PLLON			BIT(0)
370*91f16700Schasinglulu #define RCC_PLL2CR_PLL2RDY			BIT(1)
371*91f16700Schasinglulu #define RCC_PLL2CR_SSCG_CTRL			BIT(2)
372*91f16700Schasinglulu #define RCC_PLL2CR_DIVPEN			BIT(4)
373*91f16700Schasinglulu #define RCC_PLL2CR_DIVQEN			BIT(5)
374*91f16700Schasinglulu #define RCC_PLL2CR_DIVREN			BIT(6)
375*91f16700Schasinglulu 
376*91f16700Schasinglulu /* RCC_PLL2CFGR1 register fields */
377*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVN_MASK			GENMASK(8, 0)
378*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVN_SHIFT		0
379*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVM2_MASK		GENMASK(21, 16)
380*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVM2_SHIFT		16
381*91f16700Schasinglulu 
382*91f16700Schasinglulu /* RCC_PLL2CFGR2 register fields */
383*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVP_MASK			GENMASK(6, 0)
384*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVP_SHIFT		0
385*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVQ_MASK			GENMASK(14, 8)
386*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVQ_SHIFT		8
387*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVR_MASK			GENMASK(22, 16)
388*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVR_SHIFT		16
389*91f16700Schasinglulu 
390*91f16700Schasinglulu /* RCC_PLL2FRACR register fields */
391*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACV_MASK		GENMASK(15, 3)
392*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACV_SHIFT		3
393*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACLE			BIT(16)
394*91f16700Schasinglulu 
395*91f16700Schasinglulu /* RCC_PLL2CSGR register fields */
396*91f16700Schasinglulu #define RCC_PLL2CSGR_MOD_PER_MASK		GENMASK(12, 0)
397*91f16700Schasinglulu #define RCC_PLL2CSGR_MOD_PER_SHIFT		0
398*91f16700Schasinglulu #define RCC_PLL2CSGR_TPDFN_DIS			BIT(13)
399*91f16700Schasinglulu #define RCC_PLL2CSGR_RPDFN_DIS			BIT(14)
400*91f16700Schasinglulu #define RCC_PLL2CSGR_SSCG_MODE			BIT(15)
401*91f16700Schasinglulu #define RCC_PLL2CSGR_INC_STEP_MASK		GENMASK(30, 16)
402*91f16700Schasinglulu #define RCC_PLL2CSGR_INC_STEP_SHIFT		16
403*91f16700Schasinglulu 
404*91f16700Schasinglulu /* RCC_I2C46CKSELR register fields */
405*91f16700Schasinglulu #define RCC_I2C46CKSELR_I2C46SRC_MASK		GENMASK(2, 0)
406*91f16700Schasinglulu #define RCC_I2C46CKSELR_I2C46SRC_SHIFT		0
407*91f16700Schasinglulu 
408*91f16700Schasinglulu /* RCC_SPI6CKSELR register fields */
409*91f16700Schasinglulu #define RCC_SPI6CKSELR_SPI6SRC_MASK		GENMASK(2, 0)
410*91f16700Schasinglulu #define RCC_SPI6CKSELR_SPI6SRC_SHIFT		0
411*91f16700Schasinglulu 
412*91f16700Schasinglulu /* RCC_UART1CKSELR register fields */
413*91f16700Schasinglulu #define RCC_UART1CKSELR_UART1SRC_MASK		GENMASK(2, 0)
414*91f16700Schasinglulu #define RCC_UART1CKSELR_UART1SRC_SHIFT		0
415*91f16700Schasinglulu 
416*91f16700Schasinglulu /* RCC_RNG1CKSELR register fields */
417*91f16700Schasinglulu #define RCC_RNG1CKSELR_RNG1SRC_MASK		GENMASK(1, 0)
418*91f16700Schasinglulu #define RCC_RNG1CKSELR_RNG1SRC_SHIFT		0
419*91f16700Schasinglulu 
420*91f16700Schasinglulu /* RCC_CPERCKSELR register fields */
421*91f16700Schasinglulu #define RCC_CPERCKSELR_HSI			0x00000000
422*91f16700Schasinglulu #define RCC_CPERCKSELR_CSI			0x00000001
423*91f16700Schasinglulu #define RCC_CPERCKSELR_HSE			0x00000002
424*91f16700Schasinglulu #define RCC_CPERCKSELR_CKPERSRC_MASK		GENMASK(1, 0)
425*91f16700Schasinglulu #define RCC_CPERCKSELR_CKPERSRC_SHIFT		0
426*91f16700Schasinglulu 
427*91f16700Schasinglulu /* RCC_STGENCKSELR register fields */
428*91f16700Schasinglulu #define RCC_STGENCKSELR_STGENSRC_MASK		GENMASK(1, 0)
429*91f16700Schasinglulu #define RCC_STGENCKSELR_STGENSRC_SHIFT		0
430*91f16700Schasinglulu 
431*91f16700Schasinglulu /* RCC_DDRITFCR register fields */
432*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC1EN			BIT(0)
433*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC1LPEN			BIT(1)
434*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC2EN			BIT(2)
435*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC2LPEN			BIT(3)
436*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCEN			BIT(4)
437*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCLPEN		BIT(5)
438*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBEN			BIT(6)
439*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBLPEN		BIT(7)
440*91f16700Schasinglulu #define RCC_DDRITFCR_AXIDCGEN			BIT(8)
441*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCAPBEN		BIT(9)
442*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCAPBLPEN		BIT(10)
443*91f16700Schasinglulu #define RCC_DDRITFCR_KERDCG_DLY_MASK		GENMASK(13, 11)
444*91f16700Schasinglulu #define RCC_DDRITFCR_KERDCG_DLY_SHIFT		11
445*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBRST			BIT(14)
446*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAXIRST			BIT(15)
447*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCORERST			BIT(16)
448*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYAPBRST			BIT(17)
449*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYRST			BIT(18)
450*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYCTLRST			BIT(19)
451*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_MASK		GENMASK(22, 20)
452*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_SHIFT		20
453*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_SSR		0
454*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_ASR1		BIT(20)
455*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_HSR1		BIT(21)
456*91f16700Schasinglulu #define RCC_DDRITFCR_GSKPMOD			BIT(23)
457*91f16700Schasinglulu #define RCC_DDRITFCR_GSKPCTRL			BIT(24)
458*91f16700Schasinglulu #define RCC_DDRITFCR_DFILP_WIDTH_MASK		GENMASK(27, 25)
459*91f16700Schasinglulu #define RCC_DDRITFCR_DFILP_WIDTH_SHIFT		25
460*91f16700Schasinglulu #define RCC_DDRITFCR_GSKP_DUR_MASK		GENMASK(31, 28)
461*91f16700Schasinglulu #define RCC_DDRITFCR_GSKP_DUR_SHIFT		28
462*91f16700Schasinglulu 
463*91f16700Schasinglulu /* RCC_MP_BOOTCR register fields */
464*91f16700Schasinglulu #define RCC_MP_BOOTCR_MCU_BEN			BIT(0)
465*91f16700Schasinglulu #define RCC_MP_BOOTCR_MPU_BEN			BIT(1)
466*91f16700Schasinglulu 
467*91f16700Schasinglulu /* RCC_MP_SREQSETR register fields */
468*91f16700Schasinglulu #define RCC_MP_SREQSETR_STPREQ_P0		BIT(0)
469*91f16700Schasinglulu #define RCC_MP_SREQSETR_STPREQ_P1		BIT(1)
470*91f16700Schasinglulu 
471*91f16700Schasinglulu /* RCC_MP_SREQCLRR register fields */
472*91f16700Schasinglulu #define RCC_MP_SREQCLRR_STPREQ_P0		BIT(0)
473*91f16700Schasinglulu #define RCC_MP_SREQCLRR_STPREQ_P1		BIT(1)
474*91f16700Schasinglulu 
475*91f16700Schasinglulu /* RCC_MP_GCR register fields */
476*91f16700Schasinglulu #define RCC_MP_GCR_BOOT_MCU			BIT(0)
477*91f16700Schasinglulu 
478*91f16700Schasinglulu /* RCC_MP_APRSTCR register fields */
479*91f16700Schasinglulu #define RCC_MP_APRSTCR_RDCTLEN			BIT(0)
480*91f16700Schasinglulu #define RCC_MP_APRSTCR_RSTTO_MASK		GENMASK(14, 8)
481*91f16700Schasinglulu #define RCC_MP_APRSTCR_RSTTO_SHIFT		8
482*91f16700Schasinglulu 
483*91f16700Schasinglulu /* RCC_MP_APRSTSR register fields */
484*91f16700Schasinglulu #define RCC_MP_APRSTSR_RSTTOV_MASK		GENMASK(14, 8)
485*91f16700Schasinglulu #define RCC_MP_APRSTSR_RSTTOV_SHIFT		8
486*91f16700Schasinglulu 
487*91f16700Schasinglulu /* RCC_BDCR register fields */
488*91f16700Schasinglulu #define RCC_BDCR_LSEON				BIT(0)
489*91f16700Schasinglulu #define RCC_BDCR_LSEBYP				BIT(1)
490*91f16700Schasinglulu #define RCC_BDCR_LSERDY				BIT(2)
491*91f16700Schasinglulu #define RCC_BDCR_DIGBYP				BIT(3)
492*91f16700Schasinglulu #define RCC_BDCR_LSEDRV_MASK			GENMASK(5, 4)
493*91f16700Schasinglulu #define RCC_BDCR_LSEDRV_SHIFT			4
494*91f16700Schasinglulu #define RCC_BDCR_LSECSSON			BIT(8)
495*91f16700Schasinglulu #define RCC_BDCR_LSECSSD			BIT(9)
496*91f16700Schasinglulu #define RCC_BDCR_RTCSRC_MASK			GENMASK(17, 16)
497*91f16700Schasinglulu #define RCC_BDCR_RTCSRC_SHIFT			16
498*91f16700Schasinglulu #define RCC_BDCR_RTCCKEN			BIT(20)
499*91f16700Schasinglulu #define RCC_BDCR_VSWRST				BIT(31)
500*91f16700Schasinglulu 
501*91f16700Schasinglulu /* RCC_RDLSICR register fields */
502*91f16700Schasinglulu #define RCC_RDLSICR_LSION			BIT(0)
503*91f16700Schasinglulu #define RCC_RDLSICR_LSIRDY			BIT(1)
504*91f16700Schasinglulu #define RCC_RDLSICR_MRD_MASK			GENMASK(20, 16)
505*91f16700Schasinglulu #define RCC_RDLSICR_MRD_SHIFT			16
506*91f16700Schasinglulu #define RCC_RDLSICR_EADLY_MASK			GENMASK(26, 24)
507*91f16700Schasinglulu #define RCC_RDLSICR_EADLY_SHIFT			24
508*91f16700Schasinglulu #define RCC_RDLSICR_SPARE_MASK			GENMASK(31, 27)
509*91f16700Schasinglulu #define RCC_RDLSICR_SPARE_SHIFT			27
510*91f16700Schasinglulu 
511*91f16700Schasinglulu /* RCC_APB4RSTSETR register fields */
512*91f16700Schasinglulu #define RCC_APB4RSTSETR_LTDCRST			BIT(0)
513*91f16700Schasinglulu #define RCC_APB4RSTSETR_DSIRST			BIT(4)
514*91f16700Schasinglulu #define RCC_APB4RSTSETR_DDRPERFMRST		BIT(8)
515*91f16700Schasinglulu #define RCC_APB4RSTSETR_USBPHYRST		BIT(16)
516*91f16700Schasinglulu 
517*91f16700Schasinglulu /* RCC_APB4RSTCLRR register fields */
518*91f16700Schasinglulu #define RCC_APB4RSTCLRR_LTDCRST			BIT(0)
519*91f16700Schasinglulu #define RCC_APB4RSTCLRR_DSIRST			BIT(4)
520*91f16700Schasinglulu #define RCC_APB4RSTCLRR_DDRPERFMRST		BIT(8)
521*91f16700Schasinglulu #define RCC_APB4RSTCLRR_USBPHYRST		BIT(16)
522*91f16700Schasinglulu 
523*91f16700Schasinglulu /* RCC_APB5RSTSETR register fields */
524*91f16700Schasinglulu #define RCC_APB5RSTSETR_SPI6RST			BIT(0)
525*91f16700Schasinglulu #define RCC_APB5RSTSETR_I2C4RST			BIT(2)
526*91f16700Schasinglulu #define RCC_APB5RSTSETR_I2C6RST			BIT(3)
527*91f16700Schasinglulu #define RCC_APB5RSTSETR_USART1RST		BIT(4)
528*91f16700Schasinglulu #define RCC_APB5RSTSETR_STGENRST		BIT(20)
529*91f16700Schasinglulu 
530*91f16700Schasinglulu /* RCC_APB5RSTCLRR register fields */
531*91f16700Schasinglulu #define RCC_APB5RSTCLRR_SPI6RST			BIT(0)
532*91f16700Schasinglulu #define RCC_APB5RSTCLRR_I2C4RST			BIT(2)
533*91f16700Schasinglulu #define RCC_APB5RSTCLRR_I2C6RST			BIT(3)
534*91f16700Schasinglulu #define RCC_APB5RSTCLRR_USART1RST		BIT(4)
535*91f16700Schasinglulu #define RCC_APB5RSTCLRR_STGENRST		BIT(20)
536*91f16700Schasinglulu 
537*91f16700Schasinglulu /* RCC_AHB5RSTSETR register fields */
538*91f16700Schasinglulu #define RCC_AHB5RSTSETR_GPIOZRST		BIT(0)
539*91f16700Schasinglulu #define RCC_AHB5RSTSETR_CRYP1RST		BIT(4)
540*91f16700Schasinglulu #define RCC_AHB5RSTSETR_HASH1RST		BIT(5)
541*91f16700Schasinglulu #define RCC_AHB5RSTSETR_RNG1RST			BIT(6)
542*91f16700Schasinglulu #define RCC_AHB5RSTSETR_AXIMCRST		BIT(16)
543*91f16700Schasinglulu 
544*91f16700Schasinglulu /* RCC_AHB5RSTCLRR register fields */
545*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_GPIOZRST		BIT(0)
546*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_CRYP1RST		BIT(4)
547*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_HASH1RST		BIT(5)
548*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_RNG1RST			BIT(6)
549*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_AXIMCRST		BIT(16)
550*91f16700Schasinglulu 
551*91f16700Schasinglulu /* RCC_AHB6RSTSETR register fields */
552*91f16700Schasinglulu #define RCC_AHB6RSTSETR_GPURST			BIT(5)
553*91f16700Schasinglulu #define RCC_AHB6RSTSETR_ETHMACRST		BIT(10)
554*91f16700Schasinglulu #define RCC_AHB6RSTSETR_FMCRST			BIT(12)
555*91f16700Schasinglulu #define RCC_AHB6RSTSETR_QSPIRST			BIT(14)
556*91f16700Schasinglulu #define RCC_AHB6RSTSETR_SDMMC1RST		BIT(16)
557*91f16700Schasinglulu #define RCC_AHB6RSTSETR_SDMMC2RST		BIT(17)
558*91f16700Schasinglulu #define RCC_AHB6RSTSETR_CRC1RST			BIT(20)
559*91f16700Schasinglulu #define RCC_AHB6RSTSETR_USBHRST			BIT(24)
560*91f16700Schasinglulu 
561*91f16700Schasinglulu /* RCC_AHB6RSTCLRR register fields */
562*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_ETHMACRST		BIT(10)
563*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_FMCRST			BIT(12)
564*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_QSPIRST			BIT(14)
565*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_SDMMC1RST		BIT(16)
566*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_SDMMC2RST		BIT(17)
567*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_CRC1RST			BIT(20)
568*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_USBHRST			BIT(24)
569*91f16700Schasinglulu 
570*91f16700Schasinglulu /* RCC_TZAHB6RSTSETR register fields */
571*91f16700Schasinglulu #define RCC_TZAHB6RSTSETR_MDMARST		BIT(0)
572*91f16700Schasinglulu 
573*91f16700Schasinglulu /* RCC_TZAHB6RSTCLRR register fields */
574*91f16700Schasinglulu #define RCC_TZAHB6RSTCLRR_MDMARST		BIT(0)
575*91f16700Schasinglulu 
576*91f16700Schasinglulu /* RCC_MP_APB4ENSETR register fields */
577*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_LTDCEN		BIT(0)
578*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_DSIEN			BIT(4)
579*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_DDRPERFMEN		BIT(8)
580*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_IWDG2APBEN		BIT(15)
581*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_USBPHYEN		BIT(16)
582*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_STGENROEN		BIT(20)
583*91f16700Schasinglulu 
584*91f16700Schasinglulu /* RCC_MP_APB4ENCLRR register fields */
585*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_LTDCEN		BIT(0)
586*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_DSIEN			BIT(4)
587*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_DDRPERFMEN		BIT(8)
588*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_IWDG2APBEN		BIT(15)
589*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_USBPHYEN		BIT(16)
590*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_STGENROEN		BIT(20)
591*91f16700Schasinglulu 
592*91f16700Schasinglulu /* RCC_MP_APB5ENSETR register fields */
593*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_SPI6EN		BIT(0)
594*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_I2C4EN		BIT(2)
595*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_I2C6EN		BIT(3)
596*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_USART1EN		BIT(4)
597*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_RTCAPBEN		BIT(8)
598*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_TZC1EN		BIT(11)
599*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_TZC2EN		BIT(12)
600*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_TZPCEN		BIT(13)
601*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_IWDG1APBEN		BIT(15)
602*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_BSECEN		BIT(16)
603*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_STGENEN		BIT(20)
604*91f16700Schasinglulu 
605*91f16700Schasinglulu /* RCC_MP_APB5ENCLRR register fields */
606*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_SPI6EN		BIT(0)
607*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_I2C4EN		BIT(2)
608*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_I2C6EN		BIT(3)
609*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_USART1EN		BIT(4)
610*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_RTCAPBEN		BIT(8)
611*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_TZC1EN		BIT(11)
612*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_TZC2EN		BIT(12)
613*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_TZPCEN		BIT(13)
614*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_IWDG1APBEN		BIT(15)
615*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_BSECEN		BIT(16)
616*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_STGENEN		BIT(20)
617*91f16700Schasinglulu 
618*91f16700Schasinglulu /* RCC_MP_AHB5ENSETR register fields */
619*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_GPIOZEN		BIT(0)
620*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_CRYP1EN		BIT(4)
621*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_HASH1EN		BIT(5)
622*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_RNG1EN		BIT(6)
623*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_BKPSRAMEN		BIT(8)
624*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_AXIMCEN		BIT(16)
625*91f16700Schasinglulu 
626*91f16700Schasinglulu /* RCC_MP_AHB5ENCLRR register fields */
627*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_GPIOZEN		BIT(0)
628*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_CRYP1EN		BIT(4)
629*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_HASH1EN		BIT(5)
630*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_RNG1EN		BIT(6)
631*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_BKPSRAMEN		BIT(8)
632*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_AXIMCEN		BIT(16)
633*91f16700Schasinglulu 
634*91f16700Schasinglulu /* RCC_MP_AHB6ENSETR register fields */
635*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_MDMAEN		BIT(0)
636*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_GPUEN			BIT(5)
637*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETHCKEN		BIT(7)
638*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETHTXEN		BIT(8)
639*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETHRXEN		BIT(9)
640*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETHMACEN		BIT(10)
641*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_FMCEN			BIT(12)
642*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_QSPIEN		BIT(14)
643*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_SDMMC1EN		BIT(16)
644*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_SDMMC2EN		BIT(17)
645*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_CRC1EN		BIT(20)
646*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_USBHEN		BIT(24)
647*91f16700Schasinglulu 
648*91f16700Schasinglulu /* RCC_MP_AHB6ENCLRR register fields */
649*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_MDMAEN		BIT(0)
650*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_GPUEN			BIT(5)
651*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETHCKEN		BIT(7)
652*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETHTXEN		BIT(8)
653*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETHRXEN		BIT(9)
654*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETHMACEN		BIT(10)
655*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_FMCEN			BIT(12)
656*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_QSPIEN		BIT(14)
657*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_SDMMC1EN		BIT(16)
658*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_SDMMC2EN		BIT(17)
659*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_CRC1EN		BIT(20)
660*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_USBHEN		BIT(24)
661*91f16700Schasinglulu 
662*91f16700Schasinglulu /* RCC_MP_TZAHB6ENSETR register fields */
663*91f16700Schasinglulu #define RCC_MP_TZAHB6ENSETR_MDMAEN		BIT(0)
664*91f16700Schasinglulu 
665*91f16700Schasinglulu /* RCC_MP_TZAHB6ENCLRR register fields */
666*91f16700Schasinglulu #define RCC_MP_TZAHB6ENCLRR_MDMAEN		BIT(0)
667*91f16700Schasinglulu 
668*91f16700Schasinglulu /* RCC_MC_APB4ENSETR register fields */
669*91f16700Schasinglulu #define RCC_MC_APB4ENSETR_LTDCEN		BIT(0)
670*91f16700Schasinglulu #define RCC_MC_APB4ENSETR_DSIEN			BIT(4)
671*91f16700Schasinglulu #define RCC_MC_APB4ENSETR_DDRPERFMEN		BIT(8)
672*91f16700Schasinglulu #define RCC_MC_APB4ENSETR_USBPHYEN		BIT(16)
673*91f16700Schasinglulu #define RCC_MC_APB4ENSETR_STGENROEN		BIT(20)
674*91f16700Schasinglulu 
675*91f16700Schasinglulu /* RCC_MC_APB4ENCLRR register fields */
676*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR_LTDCEN		BIT(0)
677*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR_DSIEN			BIT(4)
678*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR_DDRPERFMEN		BIT(8)
679*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR_USBPHYEN		BIT(16)
680*91f16700Schasinglulu #define RCC_MC_APB4ENCLRR_STGENROEN		BIT(20)
681*91f16700Schasinglulu 
682*91f16700Schasinglulu /* RCC_MC_APB5ENSETR register fields */
683*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_SPI6EN		BIT(0)
684*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_I2C4EN		BIT(2)
685*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_I2C6EN		BIT(3)
686*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_USART1EN		BIT(4)
687*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_RTCAPBEN		BIT(8)
688*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_TZC1EN		BIT(11)
689*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_TZC2EN		BIT(12)
690*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_TZPCEN		BIT(13)
691*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_BSECEN		BIT(16)
692*91f16700Schasinglulu #define RCC_MC_APB5ENSETR_STGENEN		BIT(20)
693*91f16700Schasinglulu 
694*91f16700Schasinglulu /* RCC_MC_APB5ENCLRR register fields */
695*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_SPI6EN		BIT(0)
696*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_I2C4EN		BIT(2)
697*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_I2C6EN		BIT(3)
698*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_USART1EN		BIT(4)
699*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_RTCAPBEN		BIT(8)
700*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_TZC1EN		BIT(11)
701*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_TZC2EN		BIT(12)
702*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_TZPCEN		BIT(13)
703*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_BSECEN		BIT(16)
704*91f16700Schasinglulu #define RCC_MC_APB5ENCLRR_STGENEN		BIT(20)
705*91f16700Schasinglulu 
706*91f16700Schasinglulu /* RCC_MC_AHB5ENSETR register fields */
707*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR_GPIOZEN		BIT(0)
708*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR_CRYP1EN		BIT(4)
709*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR_HASH1EN		BIT(5)
710*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR_RNG1EN		BIT(6)
711*91f16700Schasinglulu #define RCC_MC_AHB5ENSETR_BKPSRAMEN		BIT(8)
712*91f16700Schasinglulu 
713*91f16700Schasinglulu /* RCC_MC_AHB5ENCLRR register fields */
714*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR_GPIOZEN		BIT(0)
715*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR_CRYP1EN		BIT(4)
716*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR_HASH1EN		BIT(5)
717*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR_RNG1EN		BIT(6)
718*91f16700Schasinglulu #define RCC_MC_AHB5ENCLRR_BKPSRAMEN		BIT(8)
719*91f16700Schasinglulu 
720*91f16700Schasinglulu /* RCC_MC_AHB6ENSETR register fields */
721*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_MDMAEN		BIT(0)
722*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_GPUEN			BIT(5)
723*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_ETHCKEN		BIT(7)
724*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_ETHTXEN		BIT(8)
725*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_ETHRXEN		BIT(9)
726*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_ETHMACEN		BIT(10)
727*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_FMCEN			BIT(12)
728*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_QSPIEN		BIT(14)
729*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_SDMMC1EN		BIT(16)
730*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_SDMMC2EN		BIT(17)
731*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_CRC1EN		BIT(20)
732*91f16700Schasinglulu #define RCC_MC_AHB6ENSETR_USBHEN		BIT(24)
733*91f16700Schasinglulu 
734*91f16700Schasinglulu /* RCC_MC_AHB6ENCLRR register fields */
735*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_MDMAEN		BIT(0)
736*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_GPUEN			BIT(5)
737*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_ETHCKEN		BIT(7)
738*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_ETHTXEN		BIT(8)
739*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_ETHRXEN		BIT(9)
740*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_ETHMACEN		BIT(10)
741*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_FMCEN			BIT(12)
742*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_QSPIEN		BIT(14)
743*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_SDMMC1EN		BIT(16)
744*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_SDMMC2EN		BIT(17)
745*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_CRC1EN		BIT(20)
746*91f16700Schasinglulu #define RCC_MC_AHB6ENCLRR_USBHEN		BIT(24)
747*91f16700Schasinglulu 
748*91f16700Schasinglulu /* RCC_MP_APB4LPENSETR register fields */
749*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_LTDCLPEN		BIT(0)
750*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_DSILPEN		BIT(4)
751*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_DDRPERFMLPEN	BIT(8)
752*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_IWDG2APBLPEN	BIT(15)
753*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_USBPHYLPEN		BIT(16)
754*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_STGENROLPEN		BIT(20)
755*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_STGENROSTPEN	BIT(21)
756*91f16700Schasinglulu 
757*91f16700Schasinglulu /* RCC_MP_APB4LPENCLRR register fields */
758*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_LTDCLPEN		BIT(0)
759*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_DSILPEN		BIT(4)
760*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_DDRPERFMLPEN	BIT(8)
761*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_IWDG2APBLPEN	BIT(15)
762*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_USBPHYLPEN		BIT(16)
763*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_STGENROLPEN		BIT(20)
764*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_STGENROSTPEN	BIT(21)
765*91f16700Schasinglulu 
766*91f16700Schasinglulu /* RCC_MP_APB5LPENSETR register fields */
767*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_SPI6LPEN		BIT(0)
768*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_I2C4LPEN		BIT(2)
769*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_I2C6LPEN		BIT(3)
770*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_USART1LPEN		BIT(4)
771*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_RTCAPBLPEN		BIT(8)
772*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_TZC1LPEN		BIT(11)
773*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_TZC2LPEN		BIT(12)
774*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_TZPCLPEN		BIT(13)
775*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_IWDG1APBLPEN	BIT(15)
776*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_BSECLPEN		BIT(16)
777*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_STGENLPEN		BIT(20)
778*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_STGENSTPEN		BIT(21)
779*91f16700Schasinglulu 
780*91f16700Schasinglulu /* RCC_MP_APB5LPENCLRR register fields */
781*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_SPI6LPEN		BIT(0)
782*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_I2C4LPEN		BIT(2)
783*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_I2C6LPEN		BIT(3)
784*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_USART1LPEN		BIT(4)
785*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_RTCAPBLPEN		BIT(8)
786*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_TZC1LPEN		BIT(11)
787*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_TZC2LPEN		BIT(12)
788*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_TZPCLPEN		BIT(13)
789*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_IWDG1APBLPEN	BIT(15)
790*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_BSECLPEN		BIT(16)
791*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_STGENLPEN		BIT(20)
792*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_STGENSTPEN		BIT(21)
793*91f16700Schasinglulu 
794*91f16700Schasinglulu /* RCC_MP_AHB5LPENSETR register fields */
795*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_GPIOZLPEN		BIT(0)
796*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_CRYP1LPEN		BIT(4)
797*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_HASH1LPEN		BIT(5)
798*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_RNG1LPEN		BIT(6)
799*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_BKPSRAMLPEN		BIT(8)
800*91f16700Schasinglulu 
801*91f16700Schasinglulu /* RCC_MP_AHB5LPENCLRR register fields */
802*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_GPIOZLPEN		BIT(0)
803*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_CRYP1LPEN		BIT(4)
804*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_HASH1LPEN		BIT(5)
805*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_RNG1LPEN		BIT(6)
806*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_BKPSRAMLPEN		BIT(8)
807*91f16700Schasinglulu 
808*91f16700Schasinglulu /* RCC_MP_AHB6LPENSETR register fields */
809*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_MDMALPEN		BIT(0)
810*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_GPULPEN		BIT(5)
811*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETHCKLPEN		BIT(7)
812*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETHTXLPEN		BIT(8)
813*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETHRXLPEN		BIT(9)
814*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETHMACLPEN		BIT(10)
815*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETHSTPEN		BIT(11)
816*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_FMCLPEN		BIT(12)
817*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_QSPILPEN		BIT(14)
818*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_SDMMC1LPEN		BIT(16)
819*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_SDMMC2LPEN		BIT(17)
820*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_CRC1LPEN		BIT(20)
821*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_USBHLPEN		BIT(24)
822*91f16700Schasinglulu 
823*91f16700Schasinglulu /* RCC_MP_AHB6LPENCLRR register fields */
824*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_MDMALPEN		BIT(0)
825*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_GPULPEN		BIT(5)
826*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETHCKLPEN		BIT(7)
827*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETHTXLPEN		BIT(8)
828*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETHRXLPEN		BIT(9)
829*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETHMACLPEN		BIT(10)
830*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETHSTPEN		BIT(11)
831*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_FMCLPEN		BIT(12)
832*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_QSPILPEN		BIT(14)
833*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_SDMMC1LPEN		BIT(16)
834*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_SDMMC2LPEN		BIT(17)
835*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_CRC1LPEN		BIT(20)
836*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_USBHLPEN		BIT(24)
837*91f16700Schasinglulu 
838*91f16700Schasinglulu /* RCC_MP_TZAHB6LPENSETR register fields */
839*91f16700Schasinglulu #define RCC_MP_TZAHB6LPENSETR_MDMALPEN		BIT(0)
840*91f16700Schasinglulu 
841*91f16700Schasinglulu /* RCC_MP_TZAHB6LPENCLRR register fields */
842*91f16700Schasinglulu #define RCC_MP_TZAHB6LPENCLRR_MDMALPEN		BIT(0)
843*91f16700Schasinglulu 
844*91f16700Schasinglulu /* RCC_MC_APB4LPENSETR register fields */
845*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_LTDCLPEN		BIT(0)
846*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_DSILPEN		BIT(4)
847*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_DDRPERFMLPEN	BIT(8)
848*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_USBPHYLPEN		BIT(16)
849*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_STGENROLPEN		BIT(20)
850*91f16700Schasinglulu #define RCC_MC_APB4LPENSETR_STGENROSTPEN	BIT(21)
851*91f16700Schasinglulu 
852*91f16700Schasinglulu /* RCC_MC_APB4LPENCLRR register fields */
853*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_LTDCLPEN		BIT(0)
854*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_DSILPEN		BIT(4)
855*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_DDRPERFMLPEN	BIT(8)
856*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_USBPHYLPEN		BIT(16)
857*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_STGENROLPEN		BIT(20)
858*91f16700Schasinglulu #define RCC_MC_APB4LPENCLRR_STGENROSTPEN	BIT(21)
859*91f16700Schasinglulu 
860*91f16700Schasinglulu /* RCC_MC_APB5LPENSETR register fields */
861*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_SPI6LPEN		BIT(0)
862*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_I2C4LPEN		BIT(2)
863*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_I2C6LPEN		BIT(3)
864*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_USART1LPEN		BIT(4)
865*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_RTCAPBLPEN		BIT(8)
866*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_TZC1LPEN		BIT(11)
867*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_TZC2LPEN		BIT(12)
868*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_TZPCLPEN		BIT(13)
869*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_BSECLPEN		BIT(16)
870*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_STGENLPEN		BIT(20)
871*91f16700Schasinglulu #define RCC_MC_APB5LPENSETR_STGENSTPEN		BIT(21)
872*91f16700Schasinglulu 
873*91f16700Schasinglulu /* RCC_MC_APB5LPENCLRR register fields */
874*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_SPI6LPEN		BIT(0)
875*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_I2C4LPEN		BIT(2)
876*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_I2C6LPEN		BIT(3)
877*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_USART1LPEN		BIT(4)
878*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_RTCAPBLPEN		BIT(8)
879*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_TZC1LPEN		BIT(11)
880*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_TZC2LPEN		BIT(12)
881*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_TZPCLPEN		BIT(13)
882*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_BSECLPEN		BIT(16)
883*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_STGENLPEN		BIT(20)
884*91f16700Schasinglulu #define RCC_MC_APB5LPENCLRR_STGENSTPEN		BIT(21)
885*91f16700Schasinglulu 
886*91f16700Schasinglulu /* RCC_MC_AHB5LPENSETR register fields */
887*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR_GPIOZLPEN		BIT(0)
888*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR_CRYP1LPEN		BIT(4)
889*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR_HASH1LPEN		BIT(5)
890*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR_RNG1LPEN		BIT(6)
891*91f16700Schasinglulu #define RCC_MC_AHB5LPENSETR_BKPSRAMLPEN		BIT(8)
892*91f16700Schasinglulu 
893*91f16700Schasinglulu /* RCC_MC_AHB5LPENCLRR register fields */
894*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR_GPIOZLPEN		BIT(0)
895*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR_CRYP1LPEN		BIT(4)
896*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR_HASH1LPEN		BIT(5)
897*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR_RNG1LPEN		BIT(6)
898*91f16700Schasinglulu #define RCC_MC_AHB5LPENCLRR_BKPSRAMLPEN		BIT(8)
899*91f16700Schasinglulu 
900*91f16700Schasinglulu /* RCC_MC_AHB6LPENSETR register fields */
901*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_MDMALPEN		BIT(0)
902*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_GPULPEN		BIT(5)
903*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_ETHCKLPEN		BIT(7)
904*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_ETHTXLPEN		BIT(8)
905*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_ETHRXLPEN		BIT(9)
906*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_ETHMACLPEN		BIT(10)
907*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_ETHSTPEN		BIT(11)
908*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_FMCLPEN		BIT(12)
909*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_QSPILPEN		BIT(14)
910*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_SDMMC1LPEN		BIT(16)
911*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_SDMMC2LPEN		BIT(17)
912*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_CRC1LPEN		BIT(20)
913*91f16700Schasinglulu #define RCC_MC_AHB6LPENSETR_USBHLPEN		BIT(24)
914*91f16700Schasinglulu 
915*91f16700Schasinglulu /* RCC_MC_AHB6LPENCLRR register fields */
916*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_MDMALPEN		BIT(0)
917*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_GPULPEN		BIT(5)
918*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_ETHCKLPEN		BIT(7)
919*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_ETHTXLPEN		BIT(8)
920*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_ETHRXLPEN		BIT(9)
921*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_ETHMACLPEN		BIT(10)
922*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_ETHSTPEN		BIT(11)
923*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_FMCLPEN		BIT(12)
924*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_QSPILPEN		BIT(14)
925*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_SDMMC1LPEN		BIT(16)
926*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_SDMMC2LPEN		BIT(17)
927*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_CRC1LPEN		BIT(20)
928*91f16700Schasinglulu #define RCC_MC_AHB6LPENCLRR_USBHLPEN		BIT(24)
929*91f16700Schasinglulu 
930*91f16700Schasinglulu /* RCC_BR_RSTSCLRR register fields */
931*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_PORRSTF			BIT(0)
932*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_BORRSTF			BIT(1)
933*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_PADRSTF			BIT(2)
934*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_HCSSRSTF		BIT(3)
935*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_VCORERSTF		BIT(4)
936*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MPSYSRSTF		BIT(6)
937*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MCSYSRSTF		BIT(7)
938*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_IWDG1RSTF		BIT(8)
939*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_IWDG2RSTF		BIT(9)
940*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MPUP0RSTF		BIT(13)
941*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MPUP1RSTF		BIT(14)
942*91f16700Schasinglulu 
943*91f16700Schasinglulu /* RCC_MP_GRSTCSETR register fields */
944*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MPSYSRST		BIT(0)
945*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MCURST			BIT(1)
946*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MPUP0RST		BIT(4)
947*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MPUP1RST		BIT(5)
948*91f16700Schasinglulu 
949*91f16700Schasinglulu /* RCC_MP_RSTSCLRR register fields */
950*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_PORRSTF			BIT(0)
951*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_BORRSTF			BIT(1)
952*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_PADRSTF			BIT(2)
953*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_HCSSRSTF		BIT(3)
954*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_VCORERSTF		BIT(4)
955*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MPSYSRSTF		BIT(6)
956*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MCSYSRSTF		BIT(7)
957*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_IWDG1RSTF		BIT(8)
958*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_IWDG2RSTF		BIT(9)
959*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_STDBYRSTF		BIT(11)
960*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_CSTDBYRSTF		BIT(12)
961*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MPUP0RSTF		BIT(13)
962*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MPUP1RSTF		BIT(14)
963*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_SPARE			BIT(15)
964*91f16700Schasinglulu 
965*91f16700Schasinglulu /* RCC_MP_IWDGFZSETR register fields */
966*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR_FZ_IWDG1		BIT(0)
967*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR_FZ_IWDG2		BIT(1)
968*91f16700Schasinglulu 
969*91f16700Schasinglulu /* RCC_MP_IWDGFZCLRR register fields */
970*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR_FZ_IWDG1		BIT(0)
971*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR_FZ_IWDG2		BIT(1)
972*91f16700Schasinglulu 
973*91f16700Schasinglulu /* RCC_MP_CIER register fields */
974*91f16700Schasinglulu #define RCC_MP_CIER_LSIRDYIE			BIT(0)
975*91f16700Schasinglulu #define RCC_MP_CIER_LSERDYIE			BIT(1)
976*91f16700Schasinglulu #define RCC_MP_CIER_HSIRDYIE			BIT(2)
977*91f16700Schasinglulu #define RCC_MP_CIER_HSERDYIE			BIT(3)
978*91f16700Schasinglulu #define RCC_MP_CIER_CSIRDYIE			BIT(4)
979*91f16700Schasinglulu #define RCC_MP_CIER_PLL1DYIE			BIT(8)
980*91f16700Schasinglulu #define RCC_MP_CIER_PLL2DYIE			BIT(9)
981*91f16700Schasinglulu #define RCC_MP_CIER_PLL3DYIE			BIT(10)
982*91f16700Schasinglulu #define RCC_MP_CIER_PLL4DYIE			BIT(11)
983*91f16700Schasinglulu #define RCC_MP_CIER_LSECSSIE			BIT(16)
984*91f16700Schasinglulu #define RCC_MP_CIER_WKUPIE			BIT(20)
985*91f16700Schasinglulu 
986*91f16700Schasinglulu /* RCC_MP_CIFR register fields */
987*91f16700Schasinglulu #define RCC_MP_CIFR_MASK			U(0x110F1F)
988*91f16700Schasinglulu #define RCC_MP_CIFR_LSIRDYF			BIT(0)
989*91f16700Schasinglulu #define RCC_MP_CIFR_LSERDYF			BIT(1)
990*91f16700Schasinglulu #define RCC_MP_CIFR_HSIRDYF			BIT(2)
991*91f16700Schasinglulu #define RCC_MP_CIFR_HSERDYF			BIT(3)
992*91f16700Schasinglulu #define RCC_MP_CIFR_CSIRDYF			BIT(4)
993*91f16700Schasinglulu #define RCC_MP_CIFR_PLL1DYF			BIT(8)
994*91f16700Schasinglulu #define RCC_MP_CIFR_PLL2DYF			BIT(9)
995*91f16700Schasinglulu #define RCC_MP_CIFR_PLL3DYF			BIT(10)
996*91f16700Schasinglulu #define RCC_MP_CIFR_PLL4DYF			BIT(11)
997*91f16700Schasinglulu #define RCC_MP_CIFR_LSECSSF			BIT(16)
998*91f16700Schasinglulu #define RCC_MP_CIFR_WKUPF			BIT(20)
999*91f16700Schasinglulu 
1000*91f16700Schasinglulu /* RCC_PWRLPDLYCR register fields */
1001*91f16700Schasinglulu #define RCC_PWRLPDLYCR_PWRLP_DLY_MASK		GENMASK(21, 0)
1002*91f16700Schasinglulu #define RCC_PWRLPDLYCR_PWRLP_DLY_SHIFT		0
1003*91f16700Schasinglulu #define RCC_PWRLPDLYCR_MCTMPSKP			BIT(24)
1004*91f16700Schasinglulu 
1005*91f16700Schasinglulu /* RCC_MP_RSTSSETR register fields */
1006*91f16700Schasinglulu #define RCC_MP_RSTSSETR_PORRSTF			BIT(0)
1007*91f16700Schasinglulu #define RCC_MP_RSTSSETR_BORRSTF			BIT(1)
1008*91f16700Schasinglulu #define RCC_MP_RSTSSETR_PADRSTF			BIT(2)
1009*91f16700Schasinglulu #define RCC_MP_RSTSSETR_HCSSRSTF		BIT(3)
1010*91f16700Schasinglulu #define RCC_MP_RSTSSETR_VCORERSTF		BIT(4)
1011*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MPSYSRSTF		BIT(6)
1012*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MCSYSRSTF		BIT(7)
1013*91f16700Schasinglulu #define RCC_MP_RSTSSETR_IWDG1RSTF		BIT(8)
1014*91f16700Schasinglulu #define RCC_MP_RSTSSETR_IWDG2RSTF		BIT(9)
1015*91f16700Schasinglulu #define RCC_MP_RSTSSETR_STDBYRSTF		BIT(11)
1016*91f16700Schasinglulu #define RCC_MP_RSTSSETR_CSTDBYRSTF		BIT(12)
1017*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MPUP0RSTF		BIT(13)
1018*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MPUP1RSTF		BIT(14)
1019*91f16700Schasinglulu #define RCC_MP_RSTSSETR_SPARE			BIT(15)
1020*91f16700Schasinglulu 
1021*91f16700Schasinglulu /* RCC_MCO1CFGR register fields */
1022*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1SEL_MASK		GENMASK(2, 0)
1023*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1SEL_SHIFT		0
1024*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1DIV_MASK		GENMASK(7, 4)
1025*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1DIV_SHIFT		4
1026*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1ON			BIT(12)
1027*91f16700Schasinglulu 
1028*91f16700Schasinglulu /* RCC_MCO2CFGR register fields */
1029*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2SEL_MASK		GENMASK(2, 0)
1030*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2SEL_SHIFT		0
1031*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2DIV_MASK		GENMASK(7, 4)
1032*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2DIV_SHIFT		4
1033*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2ON			BIT(12)
1034*91f16700Schasinglulu 
1035*91f16700Schasinglulu /* RCC_OCRDYR register fields */
1036*91f16700Schasinglulu #define RCC_OCRDYR_HSIRDY			BIT(0)
1037*91f16700Schasinglulu #define RCC_OCRDYR_HSIDIVRDY			BIT(2)
1038*91f16700Schasinglulu #define RCC_OCRDYR_CSIRDY			BIT(4)
1039*91f16700Schasinglulu #define RCC_OCRDYR_HSERDY			BIT(8)
1040*91f16700Schasinglulu #define RCC_OCRDYR_MPUCKRDY			BIT(23)
1041*91f16700Schasinglulu #define RCC_OCRDYR_AXICKRDY			BIT(24)
1042*91f16700Schasinglulu #define RCC_OCRDYR_CKREST			BIT(25)
1043*91f16700Schasinglulu 
1044*91f16700Schasinglulu /* RCC_DBGCFGR register fields */
1045*91f16700Schasinglulu #define RCC_DBGCFGR_TRACEDIV_MASK		GENMASK(2, 0)
1046*91f16700Schasinglulu #define RCC_DBGCFGR_TRACEDIV_SHIFT		0
1047*91f16700Schasinglulu #define RCC_DBGCFGR_DBGCKEN			BIT(8)
1048*91f16700Schasinglulu #define RCC_DBGCFGR_TRACECKEN			BIT(9)
1049*91f16700Schasinglulu #define RCC_DBGCFGR_DBGRST			BIT(12)
1050*91f16700Schasinglulu 
1051*91f16700Schasinglulu /* RCC_RCK3SELR register fields */
1052*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRC_MASK		GENMASK(1, 0)
1053*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRC_SHIFT		0
1054*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRCRDY			BIT(31)
1055*91f16700Schasinglulu 
1056*91f16700Schasinglulu /* RCC_RCK4SELR register fields */
1057*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRC_MASK		GENMASK(1, 0)
1058*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRC_SHIFT		0
1059*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRCRDY			BIT(31)
1060*91f16700Schasinglulu 
1061*91f16700Schasinglulu /* RCC_TIMG1PRER register fields */
1062*91f16700Schasinglulu #define RCC_TIMG1PRER_TIMG1PRE			BIT(0)
1063*91f16700Schasinglulu #define RCC_TIMG1PRER_TIMG1PRERDY		BIT(31)
1064*91f16700Schasinglulu 
1065*91f16700Schasinglulu /* RCC_TIMG2PRER register fields */
1066*91f16700Schasinglulu #define RCC_TIMG2PRER_TIMG2PRE			BIT(0)
1067*91f16700Schasinglulu #define RCC_TIMG2PRER_TIMG2PRERDY		BIT(31)
1068*91f16700Schasinglulu 
1069*91f16700Schasinglulu /* RCC_MCUDIVR register fields */
1070*91f16700Schasinglulu #define RCC_MCUDIVR_MCUDIV_MASK			GENMASK(3, 0)
1071*91f16700Schasinglulu #define RCC_MCUDIVR_MCUDIV_SHIFT		0
1072*91f16700Schasinglulu #define RCC_MCUDIVR_MCUDIVRDY			BIT(31)
1073*91f16700Schasinglulu 
1074*91f16700Schasinglulu /* RCC_APB1DIVR register fields */
1075*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIV_MASK		GENMASK(2, 0)
1076*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIV_SHIFT		0
1077*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIVRDY			BIT(31)
1078*91f16700Schasinglulu 
1079*91f16700Schasinglulu /* RCC_APB2DIVR register fields */
1080*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIV_MASK		GENMASK(2, 0)
1081*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIV_SHIFT		0
1082*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIVRDY			BIT(31)
1083*91f16700Schasinglulu 
1084*91f16700Schasinglulu /* RCC_APB3DIVR register fields */
1085*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIV_MASK		GENMASK(2, 0)
1086*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIV_SHIFT		0
1087*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIVRDY			BIT(31)
1088*91f16700Schasinglulu 
1089*91f16700Schasinglulu /* RCC_PLL3CR register fields */
1090*91f16700Schasinglulu #define RCC_PLL3CR_PLLON			BIT(0)
1091*91f16700Schasinglulu #define RCC_PLL3CR_PLL3RDY			BIT(1)
1092*91f16700Schasinglulu #define RCC_PLL3CR_SSCG_CTRL			BIT(2)
1093*91f16700Schasinglulu #define RCC_PLL3CR_DIVPEN			BIT(4)
1094*91f16700Schasinglulu #define RCC_PLL3CR_DIVQEN			BIT(5)
1095*91f16700Schasinglulu #define RCC_PLL3CR_DIVREN			BIT(6)
1096*91f16700Schasinglulu 
1097*91f16700Schasinglulu /* RCC_PLL3CFGR1 register fields */
1098*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVN_MASK			GENMASK(8, 0)
1099*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVN_SHIFT		0
1100*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVM3_MASK		GENMASK(21, 16)
1101*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVM3_SHIFT		16
1102*91f16700Schasinglulu #define RCC_PLL3CFGR1_IFRGE_MASK		GENMASK(25, 24)
1103*91f16700Schasinglulu #define RCC_PLL3CFGR1_IFRGE_SHIFT		24
1104*91f16700Schasinglulu 
1105*91f16700Schasinglulu /* RCC_PLL3CFGR2 register fields */
1106*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVP_MASK			GENMASK(6, 0)
1107*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVP_SHIFT		0
1108*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVQ_MASK			GENMASK(14, 8)
1109*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVQ_SHIFT		8
1110*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVR_MASK			GENMASK(22, 16)
1111*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVR_SHIFT		16
1112*91f16700Schasinglulu 
1113*91f16700Schasinglulu /* RCC_PLL3FRACR register fields */
1114*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACV_MASK		GENMASK(15, 3)
1115*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACV_SHIFT		3
1116*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACLE			BIT(16)
1117*91f16700Schasinglulu 
1118*91f16700Schasinglulu /* RCC_PLL3CSGR register fields */
1119*91f16700Schasinglulu #define RCC_PLL3CSGR_MOD_PER_MASK		GENMASK(12, 0)
1120*91f16700Schasinglulu #define RCC_PLL3CSGR_MOD_PER_SHIFT		0
1121*91f16700Schasinglulu #define RCC_PLL3CSGR_TPDFN_DIS			BIT(13)
1122*91f16700Schasinglulu #define RCC_PLL3CSGR_RPDFN_DIS			BIT(14)
1123*91f16700Schasinglulu #define RCC_PLL3CSGR_SSCG_MODE			BIT(15)
1124*91f16700Schasinglulu #define RCC_PLL3CSGR_INC_STEP_MASK		GENMASK(30, 16)
1125*91f16700Schasinglulu #define RCC_PLL3CSGR_INC_STEP_SHIFT		16
1126*91f16700Schasinglulu 
1127*91f16700Schasinglulu /* RCC_PLL4CR register fields */
1128*91f16700Schasinglulu #define RCC_PLL4CR_PLLON			BIT(0)
1129*91f16700Schasinglulu #define RCC_PLL4CR_PLL4RDY			BIT(1)
1130*91f16700Schasinglulu #define RCC_PLL4CR_SSCG_CTRL			BIT(2)
1131*91f16700Schasinglulu #define RCC_PLL4CR_DIVPEN			BIT(4)
1132*91f16700Schasinglulu #define RCC_PLL4CR_DIVQEN			BIT(5)
1133*91f16700Schasinglulu #define RCC_PLL4CR_DIVREN			BIT(6)
1134*91f16700Schasinglulu 
1135*91f16700Schasinglulu /* RCC_PLL4CFGR1 register fields */
1136*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVN_MASK			GENMASK(8, 0)
1137*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVN_SHIFT		0
1138*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVM4_MASK		GENMASK(21, 16)
1139*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVM4_SHIFT		16
1140*91f16700Schasinglulu #define RCC_PLL4CFGR1_IFRGE_MASK		GENMASK(25, 24)
1141*91f16700Schasinglulu #define RCC_PLL4CFGR1_IFRGE_SHIFT		24
1142*91f16700Schasinglulu 
1143*91f16700Schasinglulu /* RCC_PLL4CFGR2 register fields */
1144*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVP_MASK			GENMASK(6, 0)
1145*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVP_SHIFT		0
1146*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVQ_MASK			GENMASK(14, 8)
1147*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVQ_SHIFT		8
1148*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVR_MASK			GENMASK(22, 16)
1149*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVR_SHIFT		16
1150*91f16700Schasinglulu 
1151*91f16700Schasinglulu /* RCC_PLL4FRACR register fields */
1152*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACV_MASK		GENMASK(15, 3)
1153*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACV_SHIFT		3
1154*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACLE			BIT(16)
1155*91f16700Schasinglulu 
1156*91f16700Schasinglulu /* RCC_PLL4CSGR register fields */
1157*91f16700Schasinglulu #define RCC_PLL4CSGR_MOD_PER_MASK		GENMASK(12, 0)
1158*91f16700Schasinglulu #define RCC_PLL4CSGR_MOD_PER_SHIFT		0
1159*91f16700Schasinglulu #define RCC_PLL4CSGR_TPDFN_DIS			BIT(13)
1160*91f16700Schasinglulu #define RCC_PLL4CSGR_RPDFN_DIS			BIT(14)
1161*91f16700Schasinglulu #define RCC_PLL4CSGR_SSCG_MODE			BIT(15)
1162*91f16700Schasinglulu #define RCC_PLL4CSGR_INC_STEP_MASK		GENMASK(30, 16)
1163*91f16700Schasinglulu #define RCC_PLL4CSGR_INC_STEP_SHIFT		16
1164*91f16700Schasinglulu 
1165*91f16700Schasinglulu /* RCC_I2C12CKSELR register fields */
1166*91f16700Schasinglulu #define RCC_I2C12CKSELR_I2C12SRC_MASK		GENMASK(2, 0)
1167*91f16700Schasinglulu #define RCC_I2C12CKSELR_I2C12SRC_SHIFT		0
1168*91f16700Schasinglulu 
1169*91f16700Schasinglulu /* RCC_I2C35CKSELR register fields */
1170*91f16700Schasinglulu #define RCC_I2C35CKSELR_I2C35SRC_MASK		GENMASK(2, 0)
1171*91f16700Schasinglulu #define RCC_I2C35CKSELR_I2C35SRC_SHIFT		0
1172*91f16700Schasinglulu 
1173*91f16700Schasinglulu /* RCC_SAI1CKSELR register fields */
1174*91f16700Schasinglulu #define RCC_SAI1CKSELR_SAI1SRC_MASK		GENMASK(2, 0)
1175*91f16700Schasinglulu #define RCC_SAI1CKSELR_SAI1SRC_SHIFT		0
1176*91f16700Schasinglulu 
1177*91f16700Schasinglulu /* RCC_SAI2CKSELR register fields */
1178*91f16700Schasinglulu #define RCC_SAI2CKSELR_SAI2SRC_MASK		GENMASK(2, 0)
1179*91f16700Schasinglulu #define RCC_SAI2CKSELR_SAI2SRC_SHIFT		0
1180*91f16700Schasinglulu 
1181*91f16700Schasinglulu /* RCC_SAI3CKSELR register fields */
1182*91f16700Schasinglulu #define RCC_SAI3CKSELR_SAI3SRC_MASK		GENMASK(2, 0)
1183*91f16700Schasinglulu #define RCC_SAI3CKSELR_SAI3SRC_SHIFT		0
1184*91f16700Schasinglulu 
1185*91f16700Schasinglulu /* RCC_SAI4CKSELR register fields */
1186*91f16700Schasinglulu #define RCC_SAI4CKSELR_SAI4SRC_MASK		GENMASK(2, 0)
1187*91f16700Schasinglulu #define RCC_SAI4CKSELR_SAI4SRC_SHIFT		0
1188*91f16700Schasinglulu 
1189*91f16700Schasinglulu /* RCC_SPI2S1CKSELR register fields */
1190*91f16700Schasinglulu #define RCC_SPI2S1CKSELR_SPI1SRC_MASK		GENMASK(2, 0)
1191*91f16700Schasinglulu #define RCC_SPI2S1CKSELR_SPI1SRC_SHIFT		0
1192*91f16700Schasinglulu 
1193*91f16700Schasinglulu /* RCC_SPI2S23CKSELR register fields */
1194*91f16700Schasinglulu #define RCC_SPI2S23CKSELR_SPI23SRC_MASK		GENMASK(2, 0)
1195*91f16700Schasinglulu #define RCC_SPI2S23CKSELR_SPI23SRC_SHIFT	0
1196*91f16700Schasinglulu 
1197*91f16700Schasinglulu /* RCC_SPI45CKSELR register fields */
1198*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI45SRC_MASK		GENMASK(2, 0)
1199*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI45SRC_SHIFT		0
1200*91f16700Schasinglulu 
1201*91f16700Schasinglulu /* RCC_UART6CKSELR register fields */
1202*91f16700Schasinglulu #define RCC_UART6CKSELR_UART6SRC_MASK		GENMASK(2, 0)
1203*91f16700Schasinglulu #define RCC_UART6CKSELR_UART6SRC_SHIFT		0
1204*91f16700Schasinglulu 
1205*91f16700Schasinglulu /* RCC_UART24CKSELR register fields */
1206*91f16700Schasinglulu #define RCC_UART24CKSELR_HSI			0x00000002
1207*91f16700Schasinglulu #define RCC_UART24CKSELR_UART24SRC_MASK		GENMASK(2, 0)
1208*91f16700Schasinglulu #define RCC_UART24CKSELR_UART24SRC_SHIFT	0
1209*91f16700Schasinglulu 
1210*91f16700Schasinglulu /* RCC_UART35CKSELR register fields */
1211*91f16700Schasinglulu #define RCC_UART35CKSELR_UART35SRC_MASK		GENMASK(2, 0)
1212*91f16700Schasinglulu #define RCC_UART35CKSELR_UART35SRC_SHIFT	0
1213*91f16700Schasinglulu 
1214*91f16700Schasinglulu /* RCC_UART78CKSELR register fields */
1215*91f16700Schasinglulu #define RCC_UART78CKSELR_UART78SRC_MASK		GENMASK(2, 0)
1216*91f16700Schasinglulu #define RCC_UART78CKSELR_UART78SRC_SHIFT	0
1217*91f16700Schasinglulu 
1218*91f16700Schasinglulu /* RCC_SDMMC12CKSELR register fields */
1219*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC12SRC_MASK	GENMASK(2, 0)
1220*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC12SRC_SHIFT	0
1221*91f16700Schasinglulu 
1222*91f16700Schasinglulu /* RCC_SDMMC3CKSELR register fields */
1223*91f16700Schasinglulu #define RCC_SDMMC3CKSELR_SDMMC3SRC_MASK		GENMASK(2, 0)
1224*91f16700Schasinglulu #define RCC_SDMMC3CKSELR_SDMMC3SRC_SHIFT	0
1225*91f16700Schasinglulu 
1226*91f16700Schasinglulu /* RCC_ETHCKSELR register fields */
1227*91f16700Schasinglulu #define RCC_ETHCKSELR_ETHSRC_MASK		GENMASK(1, 0)
1228*91f16700Schasinglulu #define RCC_ETHCKSELR_ETHSRC_SHIFT		0
1229*91f16700Schasinglulu #define RCC_ETHCKSELR_ETHPTPDIV_MASK		GENMASK(7, 4)
1230*91f16700Schasinglulu #define RCC_ETHCKSELR_ETHPTPDIV_SHIFT		4
1231*91f16700Schasinglulu 
1232*91f16700Schasinglulu /* RCC_QSPICKSELR register fields */
1233*91f16700Schasinglulu #define RCC_QSPICKSELR_QSPISRC_MASK		GENMASK(1, 0)
1234*91f16700Schasinglulu #define RCC_QSPICKSELR_QSPISRC_SHIFT		0
1235*91f16700Schasinglulu 
1236*91f16700Schasinglulu /* RCC_FMCCKSELR register fields */
1237*91f16700Schasinglulu #define RCC_FMCCKSELR_FMCSRC_MASK		GENMASK(1, 0)
1238*91f16700Schasinglulu #define RCC_FMCCKSELR_FMCSRC_SHIFT		0
1239*91f16700Schasinglulu 
1240*91f16700Schasinglulu /* RCC_FDCANCKSELR register fields */
1241*91f16700Schasinglulu #define RCC_FDCANCKSELR_FDCANSRC_MASK		GENMASK(1, 0)
1242*91f16700Schasinglulu #define RCC_FDCANCKSELR_FDCANSRC_SHIFT		0
1243*91f16700Schasinglulu 
1244*91f16700Schasinglulu /* RCC_SPDIFCKSELR register fields */
1245*91f16700Schasinglulu #define RCC_SPDIFCKSELR_SPDIFSRC_MASK		GENMASK(1, 0)
1246*91f16700Schasinglulu #define RCC_SPDIFCKSELR_SPDIFSRC_SHIFT		0
1247*91f16700Schasinglulu 
1248*91f16700Schasinglulu /* RCC_CECCKSELR register fields */
1249*91f16700Schasinglulu #define RCC_CECCKSELR_CECSRC_MASK		GENMASK(1, 0)
1250*91f16700Schasinglulu #define RCC_CECCKSELR_CECSRC_SHIFT		0
1251*91f16700Schasinglulu 
1252*91f16700Schasinglulu /* RCC_USBCKSELR register fields */
1253*91f16700Schasinglulu #define RCC_USBCKSELR_USBPHYSRC_MASK		GENMASK(1, 0)
1254*91f16700Schasinglulu #define RCC_USBCKSELR_USBPHYSRC_SHIFT		0
1255*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC			BIT(4)
1256*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC_MASK		BIT(4)
1257*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC_SHIFT		4
1258*91f16700Schasinglulu 
1259*91f16700Schasinglulu /* RCC_RNG2CKSELR register fields */
1260*91f16700Schasinglulu #define RCC_RNG2CKSELR_RNG2SRC_MASK		GENMASK(1, 0)
1261*91f16700Schasinglulu #define RCC_RNG2CKSELR_RNG2SRC_SHIFT		0
1262*91f16700Schasinglulu 
1263*91f16700Schasinglulu /* RCC_DSICKSELR register fields */
1264*91f16700Schasinglulu #define RCC_DSICKSELR_DSISRC			BIT(0)
1265*91f16700Schasinglulu 
1266*91f16700Schasinglulu /* RCC_ADCCKSELR register fields */
1267*91f16700Schasinglulu #define RCC_ADCCKSELR_ADCSRC_MASK		GENMASK(1, 0)
1268*91f16700Schasinglulu #define RCC_ADCCKSELR_ADCSRC_SHIFT		0
1269*91f16700Schasinglulu 
1270*91f16700Schasinglulu /* RCC_LPTIM45CKSELR register fields */
1271*91f16700Schasinglulu #define RCC_LPTIM45CKSELR_LPTIM45SRC_MASK	GENMASK(2, 0)
1272*91f16700Schasinglulu #define RCC_LPTIM45CKSELR_LPTIM45SRC_SHIFT	0
1273*91f16700Schasinglulu 
1274*91f16700Schasinglulu /* RCC_LPTIM23CKSELR register fields */
1275*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM23SRC_MASK	GENMASK(2, 0)
1276*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM23SRC_SHIFT	0
1277*91f16700Schasinglulu 
1278*91f16700Schasinglulu /* RCC_LPTIM1CKSELR register fields */
1279*91f16700Schasinglulu #define RCC_LPTIM1CKSELR_LPTIM1SRC_MASK		GENMASK(2, 0)
1280*91f16700Schasinglulu #define RCC_LPTIM1CKSELR_LPTIM1SRC_SHIFT	0
1281*91f16700Schasinglulu 
1282*91f16700Schasinglulu /* RCC_APB1RSTSETR register fields */
1283*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM2RST			BIT(0)
1284*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM3RST			BIT(1)
1285*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM4RST			BIT(2)
1286*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM5RST			BIT(3)
1287*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM6RST			BIT(4)
1288*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM7RST			BIT(5)
1289*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM12RST		BIT(6)
1290*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM13RST		BIT(7)
1291*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM14RST		BIT(8)
1292*91f16700Schasinglulu #define RCC_APB1RSTSETR_LPTIM1RST		BIT(9)
1293*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPI2RST			BIT(11)
1294*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPI3RST			BIT(12)
1295*91f16700Schasinglulu #define RCC_APB1RSTSETR_USART2RST		BIT(14)
1296*91f16700Schasinglulu #define RCC_APB1RSTSETR_USART3RST		BIT(15)
1297*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART4RST		BIT(16)
1298*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART5RST		BIT(17)
1299*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART7RST		BIT(18)
1300*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART8RST		BIT(19)
1301*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C1RST			BIT(21)
1302*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C2RST			BIT(22)
1303*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C3RST			BIT(23)
1304*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C5RST			BIT(24)
1305*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPDIFRST		BIT(26)
1306*91f16700Schasinglulu #define RCC_APB1RSTSETR_CECRST			BIT(27)
1307*91f16700Schasinglulu #define RCC_APB1RSTSETR_DAC12RST		BIT(29)
1308*91f16700Schasinglulu #define RCC_APB1RSTSETR_MDIOSRST		BIT(31)
1309*91f16700Schasinglulu 
1310*91f16700Schasinglulu /* RCC_APB1RSTCLRR register fields */
1311*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM2RST			BIT(0)
1312*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM3RST			BIT(1)
1313*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM4RST			BIT(2)
1314*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM5RST			BIT(3)
1315*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM6RST			BIT(4)
1316*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM7RST			BIT(5)
1317*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM12RST		BIT(6)
1318*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM13RST		BIT(7)
1319*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM14RST		BIT(8)
1320*91f16700Schasinglulu #define RCC_APB1RSTCLRR_LPTIM1RST		BIT(9)
1321*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPI2RST			BIT(11)
1322*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPI3RST			BIT(12)
1323*91f16700Schasinglulu #define RCC_APB1RSTCLRR_USART2RST		BIT(14)
1324*91f16700Schasinglulu #define RCC_APB1RSTCLRR_USART3RST		BIT(15)
1325*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART4RST		BIT(16)
1326*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART5RST		BIT(17)
1327*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART7RST		BIT(18)
1328*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART8RST		BIT(19)
1329*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C1RST			BIT(21)
1330*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C2RST			BIT(22)
1331*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C3RST			BIT(23)
1332*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C5RST			BIT(24)
1333*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPDIFRST		BIT(26)
1334*91f16700Schasinglulu #define RCC_APB1RSTCLRR_CECRST			BIT(27)
1335*91f16700Schasinglulu #define RCC_APB1RSTCLRR_DAC12RST		BIT(29)
1336*91f16700Schasinglulu #define RCC_APB1RSTCLRR_MDIOSRST		BIT(31)
1337*91f16700Schasinglulu 
1338*91f16700Schasinglulu /* RCC_APB2RSTSETR register fields */
1339*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM1RST			BIT(0)
1340*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM8RST			BIT(1)
1341*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM15RST		BIT(2)
1342*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM16RST		BIT(3)
1343*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM17RST		BIT(4)
1344*91f16700Schasinglulu #define RCC_APB2RSTSETR_SPI1RST			BIT(8)
1345*91f16700Schasinglulu #define RCC_APB2RSTSETR_SPI4RST			BIT(9)
1346*91f16700Schasinglulu #define RCC_APB2RSTSETR_SPI5RST			BIT(10)
1347*91f16700Schasinglulu #define RCC_APB2RSTSETR_USART6RST		BIT(13)
1348*91f16700Schasinglulu #define RCC_APB2RSTSETR_SAI1RST			BIT(16)
1349*91f16700Schasinglulu #define RCC_APB2RSTSETR_SAI2RST			BIT(17)
1350*91f16700Schasinglulu #define RCC_APB2RSTSETR_SAI3RST			BIT(18)
1351*91f16700Schasinglulu #define RCC_APB2RSTSETR_DFSDMRST		BIT(20)
1352*91f16700Schasinglulu #define RCC_APB2RSTSETR_FDCANRST		BIT(24)
1353*91f16700Schasinglulu 
1354*91f16700Schasinglulu /* RCC_APB2RSTCLRR register fields */
1355*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM1RST			BIT(0)
1356*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM8RST			BIT(1)
1357*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM15RST		BIT(2)
1358*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM16RST		BIT(3)
1359*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM17RST		BIT(4)
1360*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SPI1RST			BIT(8)
1361*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SPI4RST			BIT(9)
1362*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SPI5RST			BIT(10)
1363*91f16700Schasinglulu #define RCC_APB2RSTCLRR_USART6RST		BIT(13)
1364*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SAI1RST			BIT(16)
1365*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SAI2RST			BIT(17)
1366*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SAI3RST			BIT(18)
1367*91f16700Schasinglulu #define RCC_APB2RSTCLRR_DFSDMRST		BIT(20)
1368*91f16700Schasinglulu #define RCC_APB2RSTCLRR_FDCANRST		BIT(24)
1369*91f16700Schasinglulu 
1370*91f16700Schasinglulu /* RCC_APB3RSTSETR register fields */
1371*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM2RST		BIT(0)
1372*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM3RST		BIT(1)
1373*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM4RST		BIT(2)
1374*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM5RST		BIT(3)
1375*91f16700Schasinglulu #define RCC_APB3RSTSETR_SAI4RST			BIT(8)
1376*91f16700Schasinglulu #define RCC_APB3RSTSETR_SYSCFGRST		BIT(11)
1377*91f16700Schasinglulu #define RCC_APB3RSTSETR_VREFRST			BIT(13)
1378*91f16700Schasinglulu #define RCC_APB3RSTSETR_TMPSENSRST		BIT(16)
1379*91f16700Schasinglulu #define RCC_APB3RSTSETR_PMBCTRLRST		BIT(17)
1380*91f16700Schasinglulu 
1381*91f16700Schasinglulu /* RCC_APB3RSTCLRR register fields */
1382*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM2RST		BIT(0)
1383*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM3RST		BIT(1)
1384*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM4RST		BIT(2)
1385*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM5RST		BIT(3)
1386*91f16700Schasinglulu #define RCC_APB3RSTCLRR_SAI4RST			BIT(8)
1387*91f16700Schasinglulu #define RCC_APB3RSTCLRR_SYSCFGRST		BIT(11)
1388*91f16700Schasinglulu #define RCC_APB3RSTCLRR_VREFRST			BIT(13)
1389*91f16700Schasinglulu #define RCC_APB3RSTCLRR_TMPSENSRST		BIT(16)
1390*91f16700Schasinglulu #define RCC_APB3RSTCLRR_PMBCTRLRST		BIT(17)
1391*91f16700Schasinglulu 
1392*91f16700Schasinglulu /* RCC_AHB2RSTSETR register fields */
1393*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMA1RST			BIT(0)
1394*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMA2RST			BIT(1)
1395*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMAMUXRST		BIT(2)
1396*91f16700Schasinglulu #define RCC_AHB2RSTSETR_ADC12RST		BIT(5)
1397*91f16700Schasinglulu #define RCC_AHB2RSTSETR_USBORST			BIT(8)
1398*91f16700Schasinglulu #define RCC_AHB2RSTSETR_SDMMC3RST		BIT(16)
1399*91f16700Schasinglulu 
1400*91f16700Schasinglulu /* RCC_AHB2RSTCLRR register fields */
1401*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMA1RST			BIT(0)
1402*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMA2RST			BIT(1)
1403*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMAMUXRST		BIT(2)
1404*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_ADC12RST		BIT(5)
1405*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_USBORST			BIT(8)
1406*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_SDMMC3RST		BIT(16)
1407*91f16700Schasinglulu 
1408*91f16700Schasinglulu /* RCC_AHB3RSTSETR register fields */
1409*91f16700Schasinglulu #define RCC_AHB3RSTSETR_DCMIRST			BIT(0)
1410*91f16700Schasinglulu #define RCC_AHB3RSTSETR_CRYP2RST		BIT(4)
1411*91f16700Schasinglulu #define RCC_AHB3RSTSETR_HASH2RST		BIT(5)
1412*91f16700Schasinglulu #define RCC_AHB3RSTSETR_RNG2RST			BIT(6)
1413*91f16700Schasinglulu #define RCC_AHB3RSTSETR_CRC2RST			BIT(7)
1414*91f16700Schasinglulu #define RCC_AHB3RSTSETR_HSEMRST			BIT(11)
1415*91f16700Schasinglulu #define RCC_AHB3RSTSETR_IPCCRST			BIT(12)
1416*91f16700Schasinglulu 
1417*91f16700Schasinglulu /* RCC_AHB3RSTCLRR register fields */
1418*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_DCMIRST			BIT(0)
1419*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_CRYP2RST		BIT(4)
1420*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_HASH2RST		BIT(5)
1421*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_RNG2RST			BIT(6)
1422*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_CRC2RST			BIT(7)
1423*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_HSEMRST			BIT(11)
1424*91f16700Schasinglulu #define RCC_AHB3RSTCLRR_IPCCRST			BIT(12)
1425*91f16700Schasinglulu 
1426*91f16700Schasinglulu /* RCC_AHB4RSTSETR register fields */
1427*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOARST		BIT(0)
1428*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOBRST		BIT(1)
1429*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOCRST		BIT(2)
1430*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIODRST		BIT(3)
1431*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOERST		BIT(4)
1432*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOFRST		BIT(5)
1433*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOGRST		BIT(6)
1434*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOHRST		BIT(7)
1435*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOIRST		BIT(8)
1436*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOJRST		BIT(9)
1437*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOKRST		BIT(10)
1438*91f16700Schasinglulu 
1439*91f16700Schasinglulu /* RCC_AHB4RSTCLRR register fields */
1440*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOARST		BIT(0)
1441*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOBRST		BIT(1)
1442*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOCRST		BIT(2)
1443*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIODRST		BIT(3)
1444*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOERST		BIT(4)
1445*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOFRST		BIT(5)
1446*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOGRST		BIT(6)
1447*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOHRST		BIT(7)
1448*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOIRST		BIT(8)
1449*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOJRST		BIT(9)
1450*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOKRST		BIT(10)
1451*91f16700Schasinglulu 
1452*91f16700Schasinglulu /* RCC_MP_APB1ENSETR register fields */
1453*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM2EN		BIT(0)
1454*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM3EN		BIT(1)
1455*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM4EN		BIT(2)
1456*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM5EN		BIT(3)
1457*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM6EN		BIT(4)
1458*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM7EN		BIT(5)
1459*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM12EN		BIT(6)
1460*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM13EN		BIT(7)
1461*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM14EN		BIT(8)
1462*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_LPTIM1EN		BIT(9)
1463*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPI2EN		BIT(11)
1464*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPI3EN		BIT(12)
1465*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_USART2EN		BIT(14)
1466*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_USART3EN		BIT(15)
1467*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART4EN		BIT(16)
1468*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART5EN		BIT(17)
1469*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART7EN		BIT(18)
1470*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART8EN		BIT(19)
1471*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C1EN		BIT(21)
1472*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C2EN		BIT(22)
1473*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C3EN		BIT(23)
1474*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C5EN		BIT(24)
1475*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPDIFEN		BIT(26)
1476*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_CECEN			BIT(27)
1477*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_DAC12EN		BIT(29)
1478*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_MDIOSEN		BIT(31)
1479*91f16700Schasinglulu 
1480*91f16700Schasinglulu /* RCC_MP_APB1ENCLRR register fields */
1481*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM2EN		BIT(0)
1482*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM3EN		BIT(1)
1483*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM4EN		BIT(2)
1484*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM5EN		BIT(3)
1485*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM6EN		BIT(4)
1486*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM7EN		BIT(5)
1487*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM12EN		BIT(6)
1488*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM13EN		BIT(7)
1489*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM14EN		BIT(8)
1490*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_LPTIM1EN		BIT(9)
1491*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPI2EN		BIT(11)
1492*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPI3EN		BIT(12)
1493*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_USART2EN		BIT(14)
1494*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_USART3EN		BIT(15)
1495*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART4EN		BIT(16)
1496*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART5EN		BIT(17)
1497*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART7EN		BIT(18)
1498*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART8EN		BIT(19)
1499*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C1EN		BIT(21)
1500*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C2EN		BIT(22)
1501*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C3EN		BIT(23)
1502*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C5EN		BIT(24)
1503*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPDIFEN		BIT(26)
1504*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_CECEN			BIT(27)
1505*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_DAC12EN		BIT(29)
1506*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_MDIOSEN		BIT(31)
1507*91f16700Schasinglulu 
1508*91f16700Schasinglulu /* RCC_MP_APB2ENSETR register fields */
1509*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM1EN		BIT(0)
1510*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM8EN		BIT(1)
1511*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM15EN		BIT(2)
1512*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM16EN		BIT(3)
1513*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM17EN		BIT(4)
1514*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SPI1EN		BIT(8)
1515*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SPI4EN		BIT(9)
1516*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SPI5EN		BIT(10)
1517*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_USART6EN		BIT(13)
1518*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SAI1EN		BIT(16)
1519*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SAI2EN		BIT(17)
1520*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SAI3EN		BIT(18)
1521*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_DFSDMEN		BIT(20)
1522*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_ADFSDMEN		BIT(21)
1523*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_FDCANEN		BIT(24)
1524*91f16700Schasinglulu 
1525*91f16700Schasinglulu /* RCC_MP_APB2ENCLRR register fields */
1526*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM1EN		BIT(0)
1527*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM8EN		BIT(1)
1528*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM15EN		BIT(2)
1529*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM16EN		BIT(3)
1530*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM17EN		BIT(4)
1531*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SPI1EN		BIT(8)
1532*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SPI4EN		BIT(9)
1533*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SPI5EN		BIT(10)
1534*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_USART6EN		BIT(13)
1535*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SAI1EN		BIT(16)
1536*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SAI2EN		BIT(17)
1537*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SAI3EN		BIT(18)
1538*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_DFSDMEN		BIT(20)
1539*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_ADFSDMEN		BIT(21)
1540*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_FDCANEN		BIT(24)
1541*91f16700Schasinglulu 
1542*91f16700Schasinglulu /* RCC_MP_APB3ENSETR register fields */
1543*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM2EN		BIT(0)
1544*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM3EN		BIT(1)
1545*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM4EN		BIT(2)
1546*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM5EN		BIT(3)
1547*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_SAI4EN		BIT(8)
1548*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_SYSCFGEN		BIT(11)
1549*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_VREFEN		BIT(13)
1550*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_TMPSENSEN		BIT(16)
1551*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_PMBCTRLEN		BIT(17)
1552*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_HDPEN			BIT(20)
1553*91f16700Schasinglulu 
1554*91f16700Schasinglulu /* RCC_MP_APB3ENCLRR register fields */
1555*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM2EN		BIT(0)
1556*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM3EN		BIT(1)
1557*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM4EN		BIT(2)
1558*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM5EN		BIT(3)
1559*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_SAI4EN		BIT(8)
1560*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_SYSCFGEN		BIT(11)
1561*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_VREFEN		BIT(13)
1562*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_TMPSENSEN		BIT(16)
1563*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_PMBCTRLEN		BIT(17)
1564*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_HDPEN			BIT(20)
1565*91f16700Schasinglulu 
1566*91f16700Schasinglulu /* RCC_MP_AHB2ENSETR register fields */
1567*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMA1EN		BIT(0)
1568*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMA2EN		BIT(1)
1569*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMAMUXEN		BIT(2)
1570*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_ADC12EN		BIT(5)
1571*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_USBOEN		BIT(8)
1572*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_SDMMC3EN		BIT(16)
1573*91f16700Schasinglulu 
1574*91f16700Schasinglulu /* RCC_MP_AHB2ENCLRR register fields */
1575*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMA1EN		BIT(0)
1576*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMA2EN		BIT(1)
1577*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMAMUXEN		BIT(2)
1578*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_ADC12EN		BIT(5)
1579*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_USBOEN		BIT(8)
1580*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_SDMMC3EN		BIT(16)
1581*91f16700Schasinglulu 
1582*91f16700Schasinglulu /* RCC_MP_AHB3ENSETR register fields */
1583*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_DCMIEN		BIT(0)
1584*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_CRYP2EN		BIT(4)
1585*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_HASH2EN		BIT(5)
1586*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_RNG2EN		BIT(6)
1587*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_CRC2EN		BIT(7)
1588*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_HSEMEN		BIT(11)
1589*91f16700Schasinglulu #define RCC_MP_AHB3ENSETR_IPCCEN		BIT(12)
1590*91f16700Schasinglulu 
1591*91f16700Schasinglulu /* RCC_MP_AHB3ENCLRR register fields */
1592*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_DCMIEN		BIT(0)
1593*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_CRYP2EN		BIT(4)
1594*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_HASH2EN		BIT(5)
1595*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_RNG2EN		BIT(6)
1596*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_CRC2EN		BIT(7)
1597*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_HSEMEN		BIT(11)
1598*91f16700Schasinglulu #define RCC_MP_AHB3ENCLRR_IPCCEN		BIT(12)
1599*91f16700Schasinglulu 
1600*91f16700Schasinglulu /* RCC_MP_AHB4ENSETR register fields */
1601*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOAEN		BIT(0)
1602*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOBEN		BIT(1)
1603*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOCEN		BIT(2)
1604*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIODEN		BIT(3)
1605*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOEEN		BIT(4)
1606*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOFEN		BIT(5)
1607*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOGEN		BIT(6)
1608*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOHEN		BIT(7)
1609*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOIEN		BIT(8)
1610*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOJEN		BIT(9)
1611*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_GPIOKEN		BIT(10)
1612*91f16700Schasinglulu 
1613*91f16700Schasinglulu /* RCC_MP_AHB4ENCLRR register fields */
1614*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOAEN		BIT(0)
1615*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOBEN		BIT(1)
1616*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOCEN		BIT(2)
1617*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIODEN		BIT(3)
1618*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOEEN		BIT(4)
1619*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOFEN		BIT(5)
1620*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOGEN		BIT(6)
1621*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOHEN		BIT(7)
1622*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOIEN		BIT(8)
1623*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOJEN		BIT(9)
1624*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_GPIOKEN		BIT(10)
1625*91f16700Schasinglulu 
1626*91f16700Schasinglulu /* RCC_MP_MLAHBENSETR register fields */
1627*91f16700Schasinglulu #define RCC_MP_MLAHBENSETR_RETRAMEN		BIT(4)
1628*91f16700Schasinglulu 
1629*91f16700Schasinglulu /* RCC_MP_MLAHBENCLRR register fields */
1630*91f16700Schasinglulu #define RCC_MP_MLAHBENCLRR_RETRAMEN		BIT(4)
1631*91f16700Schasinglulu 
1632*91f16700Schasinglulu /* RCC_MC_APB1ENSETR register fields */
1633*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM2EN		BIT(0)
1634*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM3EN		BIT(1)
1635*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM4EN		BIT(2)
1636*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM5EN		BIT(3)
1637*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM6EN		BIT(4)
1638*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM7EN		BIT(5)
1639*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM12EN		BIT(6)
1640*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM13EN		BIT(7)
1641*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_TIM14EN		BIT(8)
1642*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_LPTIM1EN		BIT(9)
1643*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_SPI2EN		BIT(11)
1644*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_SPI3EN		BIT(12)
1645*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_USART2EN		BIT(14)
1646*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_USART3EN		BIT(15)
1647*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_UART4EN		BIT(16)
1648*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_UART5EN		BIT(17)
1649*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_UART7EN		BIT(18)
1650*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_UART8EN		BIT(19)
1651*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_I2C1EN		BIT(21)
1652*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_I2C2EN		BIT(22)
1653*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_I2C3EN		BIT(23)
1654*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_I2C5EN		BIT(24)
1655*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_SPDIFEN		BIT(26)
1656*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_CECEN			BIT(27)
1657*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_WWDG1EN		BIT(28)
1658*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_DAC12EN		BIT(29)
1659*91f16700Schasinglulu #define RCC_MC_APB1ENSETR_MDIOSEN		BIT(31)
1660*91f16700Schasinglulu 
1661*91f16700Schasinglulu /* RCC_MC_APB1ENCLRR register fields */
1662*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM2EN		BIT(0)
1663*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM3EN		BIT(1)
1664*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM4EN		BIT(2)
1665*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM5EN		BIT(3)
1666*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM6EN		BIT(4)
1667*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM7EN		BIT(5)
1668*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM12EN		BIT(6)
1669*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM13EN		BIT(7)
1670*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_TIM14EN		BIT(8)
1671*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_LPTIM1EN		BIT(9)
1672*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_SPI2EN		BIT(11)
1673*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_SPI3EN		BIT(12)
1674*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_USART2EN		BIT(14)
1675*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_USART3EN		BIT(15)
1676*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_UART4EN		BIT(16)
1677*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_UART5EN		BIT(17)
1678*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_UART7EN		BIT(18)
1679*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_UART8EN		BIT(19)
1680*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_I2C1EN		BIT(21)
1681*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_I2C2EN		BIT(22)
1682*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_I2C3EN		BIT(23)
1683*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_I2C5EN		BIT(24)
1684*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_SPDIFEN		BIT(26)
1685*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_CECEN			BIT(27)
1686*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_DAC12EN		BIT(29)
1687*91f16700Schasinglulu #define RCC_MC_APB1ENCLRR_MDIOSEN		BIT(31)
1688*91f16700Schasinglulu 
1689*91f16700Schasinglulu /* RCC_MC_APB2ENSETR register fields */
1690*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_TIM1EN		BIT(0)
1691*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_TIM8EN		BIT(1)
1692*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_TIM15EN		BIT(2)
1693*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_TIM16EN		BIT(3)
1694*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_TIM17EN		BIT(4)
1695*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SPI1EN		BIT(8)
1696*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SPI4EN		BIT(9)
1697*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SPI5EN		BIT(10)
1698*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_USART6EN		BIT(13)
1699*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SAI1EN		BIT(16)
1700*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SAI2EN		BIT(17)
1701*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_SAI3EN		BIT(18)
1702*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_DFSDMEN		BIT(20)
1703*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_ADFSDMEN		BIT(21)
1704*91f16700Schasinglulu #define RCC_MC_APB2ENSETR_FDCANEN		BIT(24)
1705*91f16700Schasinglulu 
1706*91f16700Schasinglulu /* RCC_MC_APB2ENCLRR register fields */
1707*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_TIM1EN		BIT(0)
1708*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_TIM8EN		BIT(1)
1709*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_TIM15EN		BIT(2)
1710*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_TIM16EN		BIT(3)
1711*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_TIM17EN		BIT(4)
1712*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SPI1EN		BIT(8)
1713*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SPI4EN		BIT(9)
1714*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SPI5EN		BIT(10)
1715*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_USART6EN		BIT(13)
1716*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SAI1EN		BIT(16)
1717*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SAI2EN		BIT(17)
1718*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_SAI3EN		BIT(18)
1719*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_DFSDMEN		BIT(20)
1720*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_ADFSDMEN		BIT(21)
1721*91f16700Schasinglulu #define RCC_MC_APB2ENCLRR_FDCANEN		BIT(24)
1722*91f16700Schasinglulu 
1723*91f16700Schasinglulu /* RCC_MC_APB3ENSETR register fields */
1724*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_LPTIM2EN		BIT(0)
1725*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_LPTIM3EN		BIT(1)
1726*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_LPTIM4EN		BIT(2)
1727*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_LPTIM5EN		BIT(3)
1728*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_SAI4EN		BIT(8)
1729*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_SYSCFGEN		BIT(11)
1730*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_VREFEN		BIT(13)
1731*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_TMPSENSEN		BIT(16)
1732*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_PMBCTRLEN		BIT(17)
1733*91f16700Schasinglulu #define RCC_MC_APB3ENSETR_HDPEN			BIT(20)
1734*91f16700Schasinglulu 
1735*91f16700Schasinglulu /* RCC_MC_APB3ENCLRR register fields */
1736*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_LPTIM2EN		BIT(0)
1737*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_LPTIM3EN		BIT(1)
1738*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_LPTIM4EN		BIT(2)
1739*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_LPTIM5EN		BIT(3)
1740*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_SAI4EN		BIT(8)
1741*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_SYSCFGEN		BIT(11)
1742*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_VREFEN		BIT(13)
1743*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_TMPSENSEN		BIT(16)
1744*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_PMBCTRLEN		BIT(17)
1745*91f16700Schasinglulu #define RCC_MC_APB3ENCLRR_HDPEN			BIT(20)
1746*91f16700Schasinglulu 
1747*91f16700Schasinglulu /* RCC_MC_AHB2ENSETR register fields */
1748*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_DMA1EN		BIT(0)
1749*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_DMA2EN		BIT(1)
1750*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_DMAMUXEN		BIT(2)
1751*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_ADC12EN		BIT(5)
1752*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_USBOEN		BIT(8)
1753*91f16700Schasinglulu #define RCC_MC_AHB2ENSETR_SDMMC3EN		BIT(16)
1754*91f16700Schasinglulu 
1755*91f16700Schasinglulu /* RCC_MC_AHB2ENCLRR register fields */
1756*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_DMA1EN		BIT(0)
1757*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_DMA2EN		BIT(1)
1758*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_DMAMUXEN		BIT(2)
1759*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_ADC12EN		BIT(5)
1760*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_USBOEN		BIT(8)
1761*91f16700Schasinglulu #define RCC_MC_AHB2ENCLRR_SDMMC3EN		BIT(16)
1762*91f16700Schasinglulu 
1763*91f16700Schasinglulu /* RCC_MC_AHB3ENSETR register fields */
1764*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_DCMIEN		BIT(0)
1765*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_CRYP2EN		BIT(4)
1766*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_HASH2EN		BIT(5)
1767*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_RNG2EN		BIT(6)
1768*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_CRC2EN		BIT(7)
1769*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_HSEMEN		BIT(11)
1770*91f16700Schasinglulu #define RCC_MC_AHB3ENSETR_IPCCEN		BIT(12)
1771*91f16700Schasinglulu 
1772*91f16700Schasinglulu /* RCC_MC_AHB3ENCLRR register fields */
1773*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_DCMIEN		BIT(0)
1774*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_CRYP2EN		BIT(4)
1775*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_HASH2EN		BIT(5)
1776*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_RNG2EN		BIT(6)
1777*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_CRC2EN		BIT(7)
1778*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_HSEMEN		BIT(11)
1779*91f16700Schasinglulu #define RCC_MC_AHB3ENCLRR_IPCCEN		BIT(12)
1780*91f16700Schasinglulu 
1781*91f16700Schasinglulu /* RCC_MC_AHB4ENSETR register fields */
1782*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOAEN		BIT(0)
1783*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOBEN		BIT(1)
1784*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOCEN		BIT(2)
1785*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIODEN		BIT(3)
1786*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOEEN		BIT(4)
1787*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOFEN		BIT(5)
1788*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOGEN		BIT(6)
1789*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOHEN		BIT(7)
1790*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOIEN		BIT(8)
1791*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOJEN		BIT(9)
1792*91f16700Schasinglulu #define RCC_MC_AHB4ENSETR_GPIOKEN		BIT(10)
1793*91f16700Schasinglulu 
1794*91f16700Schasinglulu /* RCC_MC_AHB4ENCLRR register fields */
1795*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOAEN		BIT(0)
1796*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOBEN		BIT(1)
1797*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOCEN		BIT(2)
1798*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIODEN		BIT(3)
1799*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOEEN		BIT(4)
1800*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOFEN		BIT(5)
1801*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOGEN		BIT(6)
1802*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOHEN		BIT(7)
1803*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOIEN		BIT(8)
1804*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOJEN		BIT(9)
1805*91f16700Schasinglulu #define RCC_MC_AHB4ENCLRR_GPIOKEN		BIT(10)
1806*91f16700Schasinglulu 
1807*91f16700Schasinglulu /* RCC_MC_AXIMENSETR register fields */
1808*91f16700Schasinglulu #define RCC_MC_AXIMENSETR_SYSRAMEN		BIT(0)
1809*91f16700Schasinglulu 
1810*91f16700Schasinglulu /* RCC_MC_AXIMENCLRR register fields */
1811*91f16700Schasinglulu #define RCC_MC_AXIMENCLRR_SYSRAMEN		BIT(0)
1812*91f16700Schasinglulu 
1813*91f16700Schasinglulu /* RCC_MC_MLAHBENSETR register fields */
1814*91f16700Schasinglulu #define RCC_MC_MLAHBENSETR_RETRAMEN		BIT(4)
1815*91f16700Schasinglulu 
1816*91f16700Schasinglulu /* RCC_MC_MLAHBENCLRR register fields */
1817*91f16700Schasinglulu #define RCC_MC_MLAHBENCLRR_RETRAMEN		BIT(4)
1818*91f16700Schasinglulu 
1819*91f16700Schasinglulu /* RCC_MP_APB1LPENSETR register fields */
1820*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM2LPEN		BIT(0)
1821*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM3LPEN		BIT(1)
1822*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM4LPEN		BIT(2)
1823*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM5LPEN		BIT(3)
1824*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM6LPEN		BIT(4)
1825*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM7LPEN		BIT(5)
1826*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM12LPEN		BIT(6)
1827*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM13LPEN		BIT(7)
1828*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM14LPEN		BIT(8)
1829*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_LPTIM1LPEN		BIT(9)
1830*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPI2LPEN		BIT(11)
1831*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPI3LPEN		BIT(12)
1832*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_USART2LPEN		BIT(14)
1833*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_USART3LPEN		BIT(15)
1834*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART4LPEN		BIT(16)
1835*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART5LPEN		BIT(17)
1836*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART7LPEN		BIT(18)
1837*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART8LPEN		BIT(19)
1838*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C1LPEN		BIT(21)
1839*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C2LPEN		BIT(22)
1840*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C3LPEN		BIT(23)
1841*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C5LPEN		BIT(24)
1842*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPDIFLPEN		BIT(26)
1843*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_CECLPEN		BIT(27)
1844*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_DAC12LPEN		BIT(29)
1845*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_MDIOSLPEN		BIT(31)
1846*91f16700Schasinglulu 
1847*91f16700Schasinglulu /* RCC_MP_APB1LPENCLRR register fields */
1848*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM2LPEN		BIT(0)
1849*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM3LPEN		BIT(1)
1850*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM4LPEN		BIT(2)
1851*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM5LPEN		BIT(3)
1852*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM6LPEN		BIT(4)
1853*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM7LPEN		BIT(5)
1854*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM12LPEN		BIT(6)
1855*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM13LPEN		BIT(7)
1856*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM14LPEN		BIT(8)
1857*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_LPTIM1LPEN		BIT(9)
1858*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPI2LPEN		BIT(11)
1859*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPI3LPEN		BIT(12)
1860*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_USART2LPEN		BIT(14)
1861*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_USART3LPEN		BIT(15)
1862*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART4LPEN		BIT(16)
1863*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART5LPEN		BIT(17)
1864*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART7LPEN		BIT(18)
1865*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART8LPEN		BIT(19)
1866*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C1LPEN		BIT(21)
1867*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C2LPEN		BIT(22)
1868*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C3LPEN		BIT(23)
1869*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C5LPEN		BIT(24)
1870*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPDIFLPEN		BIT(26)
1871*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_CECLPEN		BIT(27)
1872*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_DAC12LPEN		BIT(29)
1873*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_MDIOSLPEN		BIT(31)
1874*91f16700Schasinglulu 
1875*91f16700Schasinglulu /* RCC_MP_APB2LPENSETR register fields */
1876*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM1LPEN		BIT(0)
1877*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM8LPEN		BIT(1)
1878*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM15LPEN		BIT(2)
1879*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM16LPEN		BIT(3)
1880*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM17LPEN		BIT(4)
1881*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SPI1LPEN		BIT(8)
1882*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SPI4LPEN		BIT(9)
1883*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SPI5LPEN		BIT(10)
1884*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_USART6LPEN		BIT(13)
1885*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SAI1LPEN		BIT(16)
1886*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SAI2LPEN		BIT(17)
1887*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SAI3LPEN		BIT(18)
1888*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_DFSDMLPEN		BIT(20)
1889*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_ADFSDMLPEN		BIT(21)
1890*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_FDCANLPEN		BIT(24)
1891*91f16700Schasinglulu 
1892*91f16700Schasinglulu /* RCC_MP_APB2LPENCLRR register fields */
1893*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM1LPEN		BIT(0)
1894*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM8LPEN		BIT(1)
1895*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM15LPEN		BIT(2)
1896*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM16LPEN		BIT(3)
1897*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM17LPEN		BIT(4)
1898*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SPI1LPEN		BIT(8)
1899*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SPI4LPEN		BIT(9)
1900*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SPI5LPEN		BIT(10)
1901*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_USART6LPEN		BIT(13)
1902*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SAI1LPEN		BIT(16)
1903*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SAI2LPEN		BIT(17)
1904*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SAI3LPEN		BIT(18)
1905*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_DFSDMLPEN		BIT(20)
1906*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_ADFSDMLPEN		BIT(21)
1907*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_FDCANLPEN		BIT(24)
1908*91f16700Schasinglulu 
1909*91f16700Schasinglulu /* RCC_MP_APB3LPENSETR register fields */
1910*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM2LPEN		BIT(0)
1911*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM3LPEN		BIT(1)
1912*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM4LPEN		BIT(2)
1913*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM5LPEN		BIT(3)
1914*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_SAI4LPEN		BIT(8)
1915*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_SYSCFGLPEN		BIT(11)
1916*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_VREFLPEN		BIT(13)
1917*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_TMPSENSLPEN		BIT(16)
1918*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_PMBCTRLLPEN		BIT(17)
1919*91f16700Schasinglulu 
1920*91f16700Schasinglulu /* RCC_MP_APB3LPENCLRR register fields */
1921*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM2LPEN		BIT(0)
1922*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM3LPEN		BIT(1)
1923*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM4LPEN		BIT(2)
1924*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM5LPEN		BIT(3)
1925*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_SAI4LPEN		BIT(8)
1926*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_SYSCFGLPEN		BIT(11)
1927*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_VREFLPEN		BIT(13)
1928*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_TMPSENSLPEN		BIT(16)
1929*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_PMBCTRLLPEN		BIT(17)
1930*91f16700Schasinglulu 
1931*91f16700Schasinglulu /* RCC_MP_AHB2LPENSETR register fields */
1932*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMA1LPEN		BIT(0)
1933*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMA2LPEN		BIT(1)
1934*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMAMUXLPEN		BIT(2)
1935*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_ADC12LPEN		BIT(5)
1936*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_USBOLPEN		BIT(8)
1937*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_SDMMC3LPEN		BIT(16)
1938*91f16700Schasinglulu 
1939*91f16700Schasinglulu /* RCC_MP_AHB2LPENCLRR register fields */
1940*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMA1LPEN		BIT(0)
1941*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMA2LPEN		BIT(1)
1942*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMAMUXLPEN		BIT(2)
1943*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_ADC12LPEN		BIT(5)
1944*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_USBOLPEN		BIT(8)
1945*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_SDMMC3LPEN		BIT(16)
1946*91f16700Schasinglulu 
1947*91f16700Schasinglulu /* RCC_MP_AHB3LPENSETR register fields */
1948*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_DCMILPEN		BIT(0)
1949*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_CRYP2LPEN		BIT(4)
1950*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_HASH2LPEN		BIT(5)
1951*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_RNG2LPEN		BIT(6)
1952*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_CRC2LPEN		BIT(7)
1953*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_HSEMLPEN		BIT(11)
1954*91f16700Schasinglulu #define RCC_MP_AHB3LPENSETR_IPCCLPEN		BIT(12)
1955*91f16700Schasinglulu 
1956*91f16700Schasinglulu /* RCC_MP_AHB3LPENCLRR register fields */
1957*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_DCMILPEN		BIT(0)
1958*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_CRYP2LPEN		BIT(4)
1959*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_HASH2LPEN		BIT(5)
1960*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_RNG2LPEN		BIT(6)
1961*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_CRC2LPEN		BIT(7)
1962*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_HSEMLPEN		BIT(11)
1963*91f16700Schasinglulu #define RCC_MP_AHB3LPENCLRR_IPCCLPEN		BIT(12)
1964*91f16700Schasinglulu 
1965*91f16700Schasinglulu /* RCC_MP_AHB4LPENSETR register fields */
1966*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOALPEN		BIT(0)
1967*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOBLPEN		BIT(1)
1968*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOCLPEN		BIT(2)
1969*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIODLPEN		BIT(3)
1970*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOELPEN		BIT(4)
1971*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOFLPEN		BIT(5)
1972*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOGLPEN		BIT(6)
1973*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOHLPEN		BIT(7)
1974*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOILPEN		BIT(8)
1975*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOJLPEN		BIT(9)
1976*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_GPIOKLPEN		BIT(10)
1977*91f16700Schasinglulu 
1978*91f16700Schasinglulu /* RCC_MP_AHB4LPENCLRR register fields */
1979*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOALPEN		BIT(0)
1980*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOBLPEN		BIT(1)
1981*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOCLPEN		BIT(2)
1982*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIODLPEN		BIT(3)
1983*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOELPEN		BIT(4)
1984*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOFLPEN		BIT(5)
1985*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOGLPEN		BIT(6)
1986*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOHLPEN		BIT(7)
1987*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOILPEN		BIT(8)
1988*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOJLPEN		BIT(9)
1989*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_GPIOKLPEN		BIT(10)
1990*91f16700Schasinglulu 
1991*91f16700Schasinglulu /* RCC_MP_AXIMLPENSETR register fields */
1992*91f16700Schasinglulu #define RCC_MP_AXIMLPENSETR_SYSRAMLPEN		BIT(0)
1993*91f16700Schasinglulu 
1994*91f16700Schasinglulu /* RCC_MP_AXIMLPENCLRR register fields */
1995*91f16700Schasinglulu #define RCC_MP_AXIMLPENCLRR_SYSRAMLPEN		BIT(0)
1996*91f16700Schasinglulu 
1997*91f16700Schasinglulu /* RCC_MP_MLAHBLPENSETR register fields */
1998*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM1LPEN		BIT(0)
1999*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM2LPEN		BIT(1)
2000*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM34LPEN		BIT(2)
2001*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_RETRAMLPEN		BIT(4)
2002*91f16700Schasinglulu 
2003*91f16700Schasinglulu /* RCC_MP_MLAHBLPENCLRR register fields */
2004*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM1LPEN		BIT(0)
2005*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM2LPEN		BIT(1)
2006*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM34LPEN		BIT(2)
2007*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_RETRAMLPEN		BIT(4)
2008*91f16700Schasinglulu 
2009*91f16700Schasinglulu /* RCC_MC_APB1LPENSETR register fields */
2010*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM2LPEN		BIT(0)
2011*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM3LPEN		BIT(1)
2012*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM4LPEN		BIT(2)
2013*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM5LPEN		BIT(3)
2014*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM6LPEN		BIT(4)
2015*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM7LPEN		BIT(5)
2016*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM12LPEN		BIT(6)
2017*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM13LPEN		BIT(7)
2018*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_TIM14LPEN		BIT(8)
2019*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_LPTIM1LPEN		BIT(9)
2020*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_SPI2LPEN		BIT(11)
2021*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_SPI3LPEN		BIT(12)
2022*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_USART2LPEN		BIT(14)
2023*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_USART3LPEN		BIT(15)
2024*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_UART4LPEN		BIT(16)
2025*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_UART5LPEN		BIT(17)
2026*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_UART7LPEN		BIT(18)
2027*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_UART8LPEN		BIT(19)
2028*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_I2C1LPEN		BIT(21)
2029*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_I2C2LPEN		BIT(22)
2030*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_I2C3LPEN		BIT(23)
2031*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_I2C5LPEN		BIT(24)
2032*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_SPDIFLPEN		BIT(26)
2033*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_CECLPEN		BIT(27)
2034*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_WWDG1LPEN		BIT(28)
2035*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_DAC12LPEN		BIT(29)
2036*91f16700Schasinglulu #define RCC_MC_APB1LPENSETR_MDIOSLPEN		BIT(31)
2037*91f16700Schasinglulu 
2038*91f16700Schasinglulu /* RCC_MC_APB1LPENCLRR register fields */
2039*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM2LPEN		BIT(0)
2040*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM3LPEN		BIT(1)
2041*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM4LPEN		BIT(2)
2042*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM5LPEN		BIT(3)
2043*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM6LPEN		BIT(4)
2044*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM7LPEN		BIT(5)
2045*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM12LPEN		BIT(6)
2046*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM13LPEN		BIT(7)
2047*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_TIM14LPEN		BIT(8)
2048*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_LPTIM1LPEN		BIT(9)
2049*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_SPI2LPEN		BIT(11)
2050*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_SPI3LPEN		BIT(12)
2051*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_USART2LPEN		BIT(14)
2052*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_USART3LPEN		BIT(15)
2053*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_UART4LPEN		BIT(16)
2054*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_UART5LPEN		BIT(17)
2055*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_UART7LPEN		BIT(18)
2056*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_UART8LPEN		BIT(19)
2057*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_I2C1LPEN		BIT(21)
2058*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_I2C2LPEN		BIT(22)
2059*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_I2C3LPEN		BIT(23)
2060*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_I2C5LPEN		BIT(24)
2061*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_SPDIFLPEN		BIT(26)
2062*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_CECLPEN		BIT(27)
2063*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_WWDG1LPEN		BIT(28)
2064*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_DAC12LPEN		BIT(29)
2065*91f16700Schasinglulu #define RCC_MC_APB1LPENCLRR_MDIOSLPEN		BIT(31)
2066*91f16700Schasinglulu 
2067*91f16700Schasinglulu /* RCC_MC_APB2LPENSETR register fields */
2068*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_TIM1LPEN		BIT(0)
2069*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_TIM8LPEN		BIT(1)
2070*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_TIM15LPEN		BIT(2)
2071*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_TIM16LPEN		BIT(3)
2072*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_TIM17LPEN		BIT(4)
2073*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SPI1LPEN		BIT(8)
2074*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SPI4LPEN		BIT(9)
2075*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SPI5LPEN		BIT(10)
2076*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_USART6LPEN		BIT(13)
2077*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SAI1LPEN		BIT(16)
2078*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SAI2LPEN		BIT(17)
2079*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_SAI3LPEN		BIT(18)
2080*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_DFSDMLPEN		BIT(20)
2081*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_ADFSDMLPEN		BIT(21)
2082*91f16700Schasinglulu #define RCC_MC_APB2LPENSETR_FDCANLPEN		BIT(24)
2083*91f16700Schasinglulu 
2084*91f16700Schasinglulu /* RCC_MC_APB2LPENCLRR register fields */
2085*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_TIM1LPEN		BIT(0)
2086*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_TIM8LPEN		BIT(1)
2087*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_TIM15LPEN		BIT(2)
2088*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_TIM16LPEN		BIT(3)
2089*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_TIM17LPEN		BIT(4)
2090*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SPI1LPEN		BIT(8)
2091*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SPI4LPEN		BIT(9)
2092*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SPI5LPEN		BIT(10)
2093*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_USART6LPEN		BIT(13)
2094*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SAI1LPEN		BIT(16)
2095*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SAI2LPEN		BIT(17)
2096*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_SAI3LPEN		BIT(18)
2097*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_DFSDMLPEN		BIT(20)
2098*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_ADFSDMLPEN		BIT(21)
2099*91f16700Schasinglulu #define RCC_MC_APB2LPENCLRR_FDCANLPEN		BIT(24)
2100*91f16700Schasinglulu 
2101*91f16700Schasinglulu /* RCC_MC_APB3LPENSETR register fields */
2102*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_LPTIM2LPEN		BIT(0)
2103*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_LPTIM3LPEN		BIT(1)
2104*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_LPTIM4LPEN		BIT(2)
2105*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_LPTIM5LPEN		BIT(3)
2106*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_SAI4LPEN		BIT(8)
2107*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_SYSCFGLPEN		BIT(11)
2108*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_VREFLPEN		BIT(13)
2109*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_TMPSENSLPEN		BIT(16)
2110*91f16700Schasinglulu #define RCC_MC_APB3LPENSETR_PMBCTRLLPEN		BIT(17)
2111*91f16700Schasinglulu 
2112*91f16700Schasinglulu /* RCC_MC_APB3LPENCLRR register fields */
2113*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_LPTIM2LPEN		BIT(0)
2114*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_LPTIM3LPEN		BIT(1)
2115*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_LPTIM4LPEN		BIT(2)
2116*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_LPTIM5LPEN		BIT(3)
2117*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_SAI4LPEN		BIT(8)
2118*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_SYSCFGLPEN		BIT(11)
2119*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_VREFLPEN		BIT(13)
2120*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_TMPSENSLPEN		BIT(16)
2121*91f16700Schasinglulu #define RCC_MC_APB3LPENCLRR_PMBCTRLLPEN		BIT(17)
2122*91f16700Schasinglulu 
2123*91f16700Schasinglulu /* RCC_MC_AHB2LPENSETR register fields */
2124*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_DMA1LPEN		BIT(0)
2125*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_DMA2LPEN		BIT(1)
2126*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_DMAMUXLPEN		BIT(2)
2127*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_ADC12LPEN		BIT(5)
2128*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_USBOLPEN		BIT(8)
2129*91f16700Schasinglulu #define RCC_MC_AHB2LPENSETR_SDMMC3LPEN		BIT(16)
2130*91f16700Schasinglulu 
2131*91f16700Schasinglulu /* RCC_MC_AHB2LPENCLRR register fields */
2132*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_DMA1LPEN		BIT(0)
2133*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_DMA2LPEN		BIT(1)
2134*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_DMAMUXLPEN		BIT(2)
2135*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_ADC12LPEN		BIT(5)
2136*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_USBOLPEN		BIT(8)
2137*91f16700Schasinglulu #define RCC_MC_AHB2LPENCLRR_SDMMC3LPEN		BIT(16)
2138*91f16700Schasinglulu 
2139*91f16700Schasinglulu /* RCC_MC_AHB3LPENSETR register fields */
2140*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_DCMILPEN		BIT(0)
2141*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_CRYP2LPEN		BIT(4)
2142*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_HASH2LPEN		BIT(5)
2143*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_RNG2LPEN		BIT(6)
2144*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_CRC2LPEN		BIT(7)
2145*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_HSEMLPEN		BIT(11)
2146*91f16700Schasinglulu #define RCC_MC_AHB3LPENSETR_IPCCLPEN		BIT(12)
2147*91f16700Schasinglulu 
2148*91f16700Schasinglulu /* RCC_MC_AHB3LPENCLRR register fields */
2149*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_DCMILPEN		BIT(0)
2150*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_CRYP2LPEN		BIT(4)
2151*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_HASH2LPEN		BIT(5)
2152*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_RNG2LPEN		BIT(6)
2153*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_CRC2LPEN		BIT(7)
2154*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_HSEMLPEN		BIT(11)
2155*91f16700Schasinglulu #define RCC_MC_AHB3LPENCLRR_IPCCLPEN		BIT(12)
2156*91f16700Schasinglulu 
2157*91f16700Schasinglulu /* RCC_MC_AHB4LPENSETR register fields */
2158*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOALPEN		BIT(0)
2159*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOBLPEN		BIT(1)
2160*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOCLPEN		BIT(2)
2161*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIODLPEN		BIT(3)
2162*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOELPEN		BIT(4)
2163*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOFLPEN		BIT(5)
2164*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOGLPEN		BIT(6)
2165*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOHLPEN		BIT(7)
2166*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOILPEN		BIT(8)
2167*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOJLPEN		BIT(9)
2168*91f16700Schasinglulu #define RCC_MC_AHB4LPENSETR_GPIOKLPEN		BIT(10)
2169*91f16700Schasinglulu 
2170*91f16700Schasinglulu /* RCC_MC_AHB4LPENCLRR register fields */
2171*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOALPEN		BIT(0)
2172*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOBLPEN		BIT(1)
2173*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOCLPEN		BIT(2)
2174*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIODLPEN		BIT(3)
2175*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOELPEN		BIT(4)
2176*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOFLPEN		BIT(5)
2177*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOGLPEN		BIT(6)
2178*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOHLPEN		BIT(7)
2179*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOILPEN		BIT(8)
2180*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOJLPEN		BIT(9)
2181*91f16700Schasinglulu #define RCC_MC_AHB4LPENCLRR_GPIOKLPEN		BIT(10)
2182*91f16700Schasinglulu 
2183*91f16700Schasinglulu /* RCC_MC_AXIMLPENSETR register fields */
2184*91f16700Schasinglulu #define RCC_MC_AXIMLPENSETR_SYSRAMLPEN		BIT(0)
2185*91f16700Schasinglulu 
2186*91f16700Schasinglulu /* RCC_MC_AXIMLPENCLRR register fields */
2187*91f16700Schasinglulu #define RCC_MC_AXIMLPENCLRR_SYSRAMLPEN		BIT(0)
2188*91f16700Schasinglulu 
2189*91f16700Schasinglulu /* RCC_MC_MLAHBLPENSETR register fields */
2190*91f16700Schasinglulu #define RCC_MC_MLAHBLPENSETR_SRAM1LPEN		BIT(0)
2191*91f16700Schasinglulu #define RCC_MC_MLAHBLPENSETR_SRAM2LPEN		BIT(1)
2192*91f16700Schasinglulu #define RCC_MC_MLAHBLPENSETR_SRAM34LPEN		BIT(2)
2193*91f16700Schasinglulu #define RCC_MC_MLAHBLPENSETR_RETRAMLPEN		BIT(4)
2194*91f16700Schasinglulu 
2195*91f16700Schasinglulu /* RCC_MC_MLAHBLPENCLRR register fields */
2196*91f16700Schasinglulu #define RCC_MC_MLAHBLPENCLRR_SRAM1LPEN		BIT(0)
2197*91f16700Schasinglulu #define RCC_MC_MLAHBLPENCLRR_SRAM2LPEN		BIT(1)
2198*91f16700Schasinglulu #define RCC_MC_MLAHBLPENCLRR_SRAM34LPEN		BIT(2)
2199*91f16700Schasinglulu #define RCC_MC_MLAHBLPENCLRR_RETRAMLPEN		BIT(4)
2200*91f16700Schasinglulu 
2201*91f16700Schasinglulu /* RCC_MC_RSTSCLRR register fields */
2202*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_PORRSTF			BIT(0)
2203*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_BORRSTF			BIT(1)
2204*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_PADRSTF			BIT(2)
2205*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_HCSSRSTF		BIT(3)
2206*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_VCORERSTF		BIT(4)
2207*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_MCURSTF			BIT(5)
2208*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_MPSYSRSTF		BIT(6)
2209*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_MCSYSRSTF		BIT(7)
2210*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_IWDG1RSTF		BIT(8)
2211*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_IWDG2RSTF		BIT(9)
2212*91f16700Schasinglulu #define RCC_MC_RSTSCLRR_WWDG1RSTF		BIT(10)
2213*91f16700Schasinglulu 
2214*91f16700Schasinglulu /* RCC_MC_CIER register fields */
2215*91f16700Schasinglulu #define RCC_MC_CIER_LSIRDYIE			BIT(0)
2216*91f16700Schasinglulu #define RCC_MC_CIER_LSERDYIE			BIT(1)
2217*91f16700Schasinglulu #define RCC_MC_CIER_HSIRDYIE			BIT(2)
2218*91f16700Schasinglulu #define RCC_MC_CIER_HSERDYIE			BIT(3)
2219*91f16700Schasinglulu #define RCC_MC_CIER_CSIRDYIE			BIT(4)
2220*91f16700Schasinglulu #define RCC_MC_CIER_PLL1DYIE			BIT(8)
2221*91f16700Schasinglulu #define RCC_MC_CIER_PLL2DYIE			BIT(9)
2222*91f16700Schasinglulu #define RCC_MC_CIER_PLL3DYIE			BIT(10)
2223*91f16700Schasinglulu #define RCC_MC_CIER_PLL4DYIE			BIT(11)
2224*91f16700Schasinglulu #define RCC_MC_CIER_LSECSSIE			BIT(16)
2225*91f16700Schasinglulu #define RCC_MC_CIER_WKUPIE			BIT(20)
2226*91f16700Schasinglulu 
2227*91f16700Schasinglulu /* RCC_MC_CIFR register fields */
2228*91f16700Schasinglulu #define RCC_MC_CIFR_LSIRDYF			BIT(0)
2229*91f16700Schasinglulu #define RCC_MC_CIFR_LSERDYF			BIT(1)
2230*91f16700Schasinglulu #define RCC_MC_CIFR_HSIRDYF			BIT(2)
2231*91f16700Schasinglulu #define RCC_MC_CIFR_HSERDYF			BIT(3)
2232*91f16700Schasinglulu #define RCC_MC_CIFR_CSIRDYF			BIT(4)
2233*91f16700Schasinglulu #define RCC_MC_CIFR_PLL1DYF			BIT(8)
2234*91f16700Schasinglulu #define RCC_MC_CIFR_PLL2DYF			BIT(9)
2235*91f16700Schasinglulu #define RCC_MC_CIFR_PLL3DYF			BIT(10)
2236*91f16700Schasinglulu #define RCC_MC_CIFR_PLL4DYF			BIT(11)
2237*91f16700Schasinglulu #define RCC_MC_CIFR_LSECSSF			BIT(16)
2238*91f16700Schasinglulu #define RCC_MC_CIFR_WKUPF			BIT(20)
2239*91f16700Schasinglulu 
2240*91f16700Schasinglulu /* RCC_VERR register fields */
2241*91f16700Schasinglulu #define RCC_VERR_MINREV_MASK			GENMASK(3, 0)
2242*91f16700Schasinglulu #define RCC_VERR_MINREV_SHIFT			0
2243*91f16700Schasinglulu #define RCC_VERR_MAJREV_MASK			GENMASK(7, 4)
2244*91f16700Schasinglulu #define RCC_VERR_MAJREV_SHIFT			4
2245*91f16700Schasinglulu 
2246*91f16700Schasinglulu /* Used for RCC_OCENSETR and RCC_OCENCLRR registers */
2247*91f16700Schasinglulu #define RCC_OCENR_HSION				BIT(0)
2248*91f16700Schasinglulu #define RCC_OCENR_HSIKERON			BIT(1)
2249*91f16700Schasinglulu #define RCC_OCENR_CSION				BIT(4)
2250*91f16700Schasinglulu #define RCC_OCENR_CSIKERON			BIT(5)
2251*91f16700Schasinglulu #define RCC_OCENR_DIGBYP			BIT(7)
2252*91f16700Schasinglulu #define RCC_OCENR_HSEON				BIT(8)
2253*91f16700Schasinglulu #define RCC_OCENR_HSEKERON			BIT(9)
2254*91f16700Schasinglulu #define RCC_OCENR_HSEBYP			BIT(10)
2255*91f16700Schasinglulu #define RCC_OCENR_HSECSSON			BIT(11)
2256*91f16700Schasinglulu 
2257*91f16700Schasinglulu /* Offset between RCC_MP_xxxENSETR and RCC_MP_xxxENCLRR registers */
2258*91f16700Schasinglulu #define RCC_MP_ENCLRR_OFFSET			U(4)
2259*91f16700Schasinglulu 
2260*91f16700Schasinglulu /* Offset between RCC_xxxRSTSETR and RCC_xxxRSTCLRR registers */
2261*91f16700Schasinglulu #define RCC_RSTCLRR_OFFSET			U(4)
2262*91f16700Schasinglulu 
2263*91f16700Schasinglulu /* Used for most of DIVR register: max div for RTC */
2264*91f16700Schasinglulu #define RCC_DIVR_DIV_MASK			GENMASK(5, 0)
2265*91f16700Schasinglulu #define RCC_DIVR_DIVRDY				BIT(31)
2266*91f16700Schasinglulu 
2267*91f16700Schasinglulu /* Masks for specific DIVR registers */
2268*91f16700Schasinglulu #define RCC_APBXDIV_MASK			GENMASK(2, 0)
2269*91f16700Schasinglulu #define RCC_MPUDIV_MASK				GENMASK(2, 0)
2270*91f16700Schasinglulu #define RCC_AXIDIV_MASK				GENMASK(2, 0)
2271*91f16700Schasinglulu #define RCC_MCUDIV_MASK				GENMASK(3, 0)
2272*91f16700Schasinglulu 
2273*91f16700Schasinglulu /* Used for most of RCC_<x>SELR registers */
2274*91f16700Schasinglulu #define RCC_SELR_SRC_MASK			GENMASK(2, 0)
2275*91f16700Schasinglulu #define RCC_SELR_REFCLK_SRC_MASK		GENMASK(1, 0)
2276*91f16700Schasinglulu #define RCC_SELR_SRCRDY				BIT(31)
2277*91f16700Schasinglulu 
2278*91f16700Schasinglulu /* Used for all RCC_PLL<n>CR registers */
2279*91f16700Schasinglulu #define RCC_PLLNCR_PLLON			BIT(0)
2280*91f16700Schasinglulu #define RCC_PLLNCR_PLLRDY			BIT(1)
2281*91f16700Schasinglulu #define RCC_PLLNCR_SSCG_CTRL			BIT(2)
2282*91f16700Schasinglulu #define RCC_PLLNCR_DIVPEN			BIT(4)
2283*91f16700Schasinglulu #define RCC_PLLNCR_DIVQEN			BIT(5)
2284*91f16700Schasinglulu #define RCC_PLLNCR_DIVREN			BIT(6)
2285*91f16700Schasinglulu #define RCC_PLLNCR_DIVEN_SHIFT			4
2286*91f16700Schasinglulu 
2287*91f16700Schasinglulu /* Used for all RCC_PLL<n>CFGR1 registers */
2288*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVM_MASK			GENMASK(21, 16)
2289*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVM_SHIFT		16
2290*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVN_MASK			GENMASK(8, 0)
2291*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVN_SHIFT		0
2292*91f16700Schasinglulu 
2293*91f16700Schasinglulu /* Only for PLL3 and PLL4 */
2294*91f16700Schasinglulu #define RCC_PLLNCFGR1_IFRGE_MASK		GENMASK(25, 24)
2295*91f16700Schasinglulu #define RCC_PLLNCFGR1_IFRGE_SHIFT		24
2296*91f16700Schasinglulu 
2297*91f16700Schasinglulu /* Used for all RCC_PLL<n>CFGR2 registers */
2298*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVX_MASK			GENMASK(6, 0)
2299*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVP_MASK			GENMASK(6, 0)
2300*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVP_SHIFT		0
2301*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVQ_MASK			GENMASK(14, 8)
2302*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVQ_SHIFT		8
2303*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVR_MASK			GENMASK(22, 16)
2304*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVR_SHIFT		16
2305*91f16700Schasinglulu 
2306*91f16700Schasinglulu /* Used for all RCC_PLL<n>FRACR registers */
2307*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACV_SHIFT		3
2308*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACV_MASK		GENMASK(15, 3)
2309*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACLE			BIT(16)
2310*91f16700Schasinglulu 
2311*91f16700Schasinglulu /* Used for all RCC_PLL<n>CSGR registers */
2312*91f16700Schasinglulu #define RCC_PLLNCSGR_INC_STEP_SHIFT		16
2313*91f16700Schasinglulu #define RCC_PLLNCSGR_INC_STEP_MASK		GENMASK(30, 16)
2314*91f16700Schasinglulu #define RCC_PLLNCSGR_MOD_PER_SHIFT		0
2315*91f16700Schasinglulu #define RCC_PLLNCSGR_MOD_PER_MASK		GENMASK(12, 0)
2316*91f16700Schasinglulu #define RCC_PLLNCSGR_SSCG_MODE_SHIFT		15
2317*91f16700Schasinglulu #define RCC_PLLNCSGR_SSCG_MODE_MASK		BIT(15)
2318*91f16700Schasinglulu 
2319*91f16700Schasinglulu /* Used for TIMER Prescaler */
2320*91f16700Schasinglulu #define RCC_TIMGXPRER_TIMGXPRE			BIT(0)
2321*91f16700Schasinglulu 
2322*91f16700Schasinglulu /* Used for RCC_MCO related operations */
2323*91f16700Schasinglulu #define RCC_MCOCFG_MCOON			BIT(12)
2324*91f16700Schasinglulu #define RCC_MCOCFG_MCODIV_MASK			GENMASK(7, 4)
2325*91f16700Schasinglulu #define RCC_MCOCFG_MCODIV_SHIFT			4
2326*91f16700Schasinglulu #define RCC_MCOCFG_MCOSRC_MASK			GENMASK(2, 0)
2327*91f16700Schasinglulu 
2328*91f16700Schasinglulu #endif /* STM32MP1_RCC_H */
2329