1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (c) 2022, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef STM32MP13_RCC_H 8*91f16700Schasinglulu #define STM32MP13_RCC_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #define RCC_SECCFGR U(0X0) 13*91f16700Schasinglulu #define RCC_MP_SREQSETR U(0X100) 14*91f16700Schasinglulu #define RCC_MP_SREQCLRR U(0X104) 15*91f16700Schasinglulu #define RCC_MP_APRSTCR U(0X108) 16*91f16700Schasinglulu #define RCC_MP_APRSTSR U(0X10C) 17*91f16700Schasinglulu #define RCC_PWRLPDLYCR U(0X110) 18*91f16700Schasinglulu #define RCC_MP_GRSTCSETR U(0X114) 19*91f16700Schasinglulu #define RCC_BR_RSTSCLRR U(0X118) 20*91f16700Schasinglulu #define RCC_MP_RSTSSETR U(0X11C) 21*91f16700Schasinglulu #define RCC_MP_RSTSCLRR U(0X120) 22*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR U(0X124) 23*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR U(0X128) 24*91f16700Schasinglulu #define RCC_MP_CIER U(0X200) 25*91f16700Schasinglulu #define RCC_MP_CIFR U(0X204) 26*91f16700Schasinglulu #define RCC_BDCR U(0X400) 27*91f16700Schasinglulu #define RCC_RDLSICR U(0X404) 28*91f16700Schasinglulu #define RCC_OCENSETR U(0X420) 29*91f16700Schasinglulu #define RCC_OCENCLRR U(0X424) 30*91f16700Schasinglulu #define RCC_OCRDYR U(0X428) 31*91f16700Schasinglulu #define RCC_HSICFGR U(0X440) 32*91f16700Schasinglulu #define RCC_CSICFGR U(0X444) 33*91f16700Schasinglulu #define RCC_MCO1CFGR U(0X460) 34*91f16700Schasinglulu #define RCC_MCO2CFGR U(0X464) 35*91f16700Schasinglulu #define RCC_DBGCFGR U(0X468) 36*91f16700Schasinglulu #define RCC_RCK12SELR U(0X480) 37*91f16700Schasinglulu #define RCC_RCK3SELR U(0X484) 38*91f16700Schasinglulu #define RCC_RCK4SELR U(0X488) 39*91f16700Schasinglulu #define RCC_PLL1CR U(0X4A0) 40*91f16700Schasinglulu #define RCC_PLL1CFGR1 U(0X4A4) 41*91f16700Schasinglulu #define RCC_PLL1CFGR2 U(0X4A8) 42*91f16700Schasinglulu #define RCC_PLL1FRACR U(0X4AC) 43*91f16700Schasinglulu #define RCC_PLL1CSGR U(0X4B0) 44*91f16700Schasinglulu #define RCC_PLL2CR U(0X4D0) 45*91f16700Schasinglulu #define RCC_PLL2CFGR1 U(0X4D4) 46*91f16700Schasinglulu #define RCC_PLL2CFGR2 U(0X4D8) 47*91f16700Schasinglulu #define RCC_PLL2FRACR U(0X4DC) 48*91f16700Schasinglulu #define RCC_PLL2CSGR U(0X4E0) 49*91f16700Schasinglulu #define RCC_PLL3CR U(0X500) 50*91f16700Schasinglulu #define RCC_PLL3CFGR1 U(0X504) 51*91f16700Schasinglulu #define RCC_PLL3CFGR2 U(0X508) 52*91f16700Schasinglulu #define RCC_PLL3FRACR U(0X50C) 53*91f16700Schasinglulu #define RCC_PLL3CSGR U(0X510) 54*91f16700Schasinglulu #define RCC_PLL4CR U(0X520) 55*91f16700Schasinglulu #define RCC_PLL4CFGR1 U(0X524) 56*91f16700Schasinglulu #define RCC_PLL4CFGR2 U(0X528) 57*91f16700Schasinglulu #define RCC_PLL4FRACR U(0X52C) 58*91f16700Schasinglulu #define RCC_PLL4CSGR U(0X530) 59*91f16700Schasinglulu #define RCC_MPCKSELR U(0X540) 60*91f16700Schasinglulu #define RCC_ASSCKSELR U(0X544) 61*91f16700Schasinglulu #define RCC_MSSCKSELR U(0X548) 62*91f16700Schasinglulu #define RCC_CPERCKSELR U(0X54C) 63*91f16700Schasinglulu #define RCC_RTCDIVR U(0X560) 64*91f16700Schasinglulu #define RCC_MPCKDIVR U(0X564) 65*91f16700Schasinglulu #define RCC_AXIDIVR U(0X568) 66*91f16700Schasinglulu #define RCC_MLAHBDIVR U(0X56C) 67*91f16700Schasinglulu #define RCC_APB1DIVR U(0X570) 68*91f16700Schasinglulu #define RCC_APB2DIVR U(0X574) 69*91f16700Schasinglulu #define RCC_APB3DIVR U(0X578) 70*91f16700Schasinglulu #define RCC_APB4DIVR U(0X57C) 71*91f16700Schasinglulu #define RCC_APB5DIVR U(0X580) 72*91f16700Schasinglulu #define RCC_APB6DIVR U(0X584) 73*91f16700Schasinglulu #define RCC_TIMG1PRER U(0X5A0) 74*91f16700Schasinglulu #define RCC_TIMG2PRER U(0X5A4) 75*91f16700Schasinglulu #define RCC_TIMG3PRER U(0X5A8) 76*91f16700Schasinglulu #define RCC_DDRITFCR U(0X5C0) 77*91f16700Schasinglulu #define RCC_I2C12CKSELR U(0X600) 78*91f16700Schasinglulu #define RCC_I2C345CKSELR U(0X604) 79*91f16700Schasinglulu #define RCC_SPI2S1CKSELR U(0X608) 80*91f16700Schasinglulu #define RCC_SPI2S23CKSELR U(0X60C) 81*91f16700Schasinglulu #define RCC_SPI45CKSELR U(0X610) 82*91f16700Schasinglulu #define RCC_UART12CKSELR U(0X614) 83*91f16700Schasinglulu #define RCC_UART35CKSELR U(0X618) 84*91f16700Schasinglulu #define RCC_UART4CKSELR U(0X61C) 85*91f16700Schasinglulu #define RCC_UART6CKSELR U(0X620) 86*91f16700Schasinglulu #define RCC_UART78CKSELR U(0X624) 87*91f16700Schasinglulu #define RCC_LPTIM1CKSELR U(0X628) 88*91f16700Schasinglulu #define RCC_LPTIM23CKSELR U(0X62C) 89*91f16700Schasinglulu #define RCC_LPTIM45CKSELR U(0X630) 90*91f16700Schasinglulu #define RCC_SAI1CKSELR U(0X634) 91*91f16700Schasinglulu #define RCC_SAI2CKSELR U(0X638) 92*91f16700Schasinglulu #define RCC_FDCANCKSELR U(0X63C) 93*91f16700Schasinglulu #define RCC_SPDIFCKSELR U(0X640) 94*91f16700Schasinglulu #define RCC_ADC12CKSELR U(0X644) 95*91f16700Schasinglulu #define RCC_SDMMC12CKSELR U(0X648) 96*91f16700Schasinglulu #define RCC_ETH12CKSELR U(0X64C) 97*91f16700Schasinglulu #define RCC_USBCKSELR U(0X650) 98*91f16700Schasinglulu #define RCC_QSPICKSELR U(0X654) 99*91f16700Schasinglulu #define RCC_FMCCKSELR U(0X658) 100*91f16700Schasinglulu #define RCC_RNG1CKSELR U(0X65C) 101*91f16700Schasinglulu #define RCC_STGENCKSELR U(0X660) 102*91f16700Schasinglulu #define RCC_DCMIPPCKSELR U(0X664) 103*91f16700Schasinglulu #define RCC_SAESCKSELR U(0X668) 104*91f16700Schasinglulu #define RCC_APB1RSTSETR U(0X6A0) 105*91f16700Schasinglulu #define RCC_APB1RSTCLRR U(0X6A4) 106*91f16700Schasinglulu #define RCC_APB2RSTSETR U(0X6A8) 107*91f16700Schasinglulu #define RCC_APB2RSTCLRR U(0X6AC) 108*91f16700Schasinglulu #define RCC_APB3RSTSETR U(0X6B0) 109*91f16700Schasinglulu #define RCC_APB3RSTCLRR U(0X6B4) 110*91f16700Schasinglulu #define RCC_APB4RSTSETR U(0X6B8) 111*91f16700Schasinglulu #define RCC_APB4RSTCLRR U(0X6BC) 112*91f16700Schasinglulu #define RCC_APB5RSTSETR U(0X6C0) 113*91f16700Schasinglulu #define RCC_APB5RSTCLRR U(0X6C4) 114*91f16700Schasinglulu #define RCC_APB6RSTSETR U(0X6C8) 115*91f16700Schasinglulu #define RCC_APB6RSTCLRR U(0X6CC) 116*91f16700Schasinglulu #define RCC_AHB2RSTSETR U(0X6D0) 117*91f16700Schasinglulu #define RCC_AHB2RSTCLRR U(0X6D4) 118*91f16700Schasinglulu #define RCC_AHB4RSTSETR U(0X6E0) 119*91f16700Schasinglulu #define RCC_AHB4RSTCLRR U(0X6E4) 120*91f16700Schasinglulu #define RCC_AHB5RSTSETR U(0X6E8) 121*91f16700Schasinglulu #define RCC_AHB5RSTCLRR U(0X6EC) 122*91f16700Schasinglulu #define RCC_AHB6RSTSETR U(0X6F0) 123*91f16700Schasinglulu #define RCC_AHB6RSTCLRR U(0X6F4) 124*91f16700Schasinglulu #define RCC_MP_APB1ENSETR U(0X700) 125*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR U(0X704) 126*91f16700Schasinglulu #define RCC_MP_APB2ENSETR U(0X708) 127*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR U(0X70C) 128*91f16700Schasinglulu #define RCC_MP_APB3ENSETR U(0X710) 129*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR U(0X714) 130*91f16700Schasinglulu #define RCC_MP_S_APB3ENSETR U(0X718) 131*91f16700Schasinglulu #define RCC_MP_S_APB3ENCLRR U(0X71C) 132*91f16700Schasinglulu #define RCC_MP_NS_APB3ENSETR U(0X720) 133*91f16700Schasinglulu #define RCC_MP_NS_APB3ENCLRR U(0X724) 134*91f16700Schasinglulu #define RCC_MP_APB4ENSETR U(0X728) 135*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR U(0X72C) 136*91f16700Schasinglulu #define RCC_MP_S_APB4ENSETR U(0X730) 137*91f16700Schasinglulu #define RCC_MP_S_APB4ENCLRR U(0X734) 138*91f16700Schasinglulu #define RCC_MP_NS_APB4ENSETR U(0X738) 139*91f16700Schasinglulu #define RCC_MP_NS_APB4ENCLRR U(0X73C) 140*91f16700Schasinglulu #define RCC_MP_APB5ENSETR U(0X740) 141*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR U(0X744) 142*91f16700Schasinglulu #define RCC_MP_APB6ENSETR U(0X748) 143*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR U(0X74C) 144*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR U(0X750) 145*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR U(0X754) 146*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR U(0X760) 147*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR U(0X764) 148*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR U(0X768) 149*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR U(0X76C) 150*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR U(0X770) 151*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR U(0X774) 152*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR U(0X778) 153*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR U(0X77C) 154*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR U(0X780) 155*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR U(0X784) 156*91f16700Schasinglulu #define RCC_MP_S_AHB6ENSETR U(0X788) 157*91f16700Schasinglulu #define RCC_MP_S_AHB6ENCLRR U(0X78C) 158*91f16700Schasinglulu #define RCC_MP_NS_AHB6ENSETR U(0X790) 159*91f16700Schasinglulu #define RCC_MP_NS_AHB6ENCLRR U(0X794) 160*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR U(0X800) 161*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR U(0X804) 162*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR U(0X808) 163*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR U(0X80C) 164*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR U(0X810) 165*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR U(0X814) 166*91f16700Schasinglulu #define RCC_MP_S_APB3LPENSETR U(0X818) 167*91f16700Schasinglulu #define RCC_MP_S_APB3LPENCLRR U(0X81C) 168*91f16700Schasinglulu #define RCC_MP_NS_APB3LPENSETR U(0X820) 169*91f16700Schasinglulu #define RCC_MP_NS_APB3LPENCLRR U(0X824) 170*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR U(0X828) 171*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR U(0X82C) 172*91f16700Schasinglulu #define RCC_MP_S_APB4LPENSETR U(0X830) 173*91f16700Schasinglulu #define RCC_MP_S_APB4LPENCLRR U(0X834) 174*91f16700Schasinglulu #define RCC_MP_NS_APB4LPENSETR U(0X838) 175*91f16700Schasinglulu #define RCC_MP_NS_APB4LPENCLRR U(0X83C) 176*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR U(0X840) 177*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR U(0X844) 178*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR U(0X848) 179*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR U(0X84C) 180*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR U(0X850) 181*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR U(0X854) 182*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR U(0X858) 183*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR U(0X85C) 184*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR U(0X868) 185*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR U(0X86C) 186*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR U(0X870) 187*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR U(0X874) 188*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR U(0X878) 189*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR U(0X87C) 190*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR U(0X880) 191*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR U(0X884) 192*91f16700Schasinglulu #define RCC_MP_S_AHB6LPENSETR U(0X888) 193*91f16700Schasinglulu #define RCC_MP_S_AHB6LPENCLRR U(0X88C) 194*91f16700Schasinglulu #define RCC_MP_NS_AHB6LPENSETR U(0X890) 195*91f16700Schasinglulu #define RCC_MP_NS_AHB6LPENCLRR U(0X894) 196*91f16700Schasinglulu #define RCC_MP_S_AXIMLPENSETR U(0X898) 197*91f16700Schasinglulu #define RCC_MP_S_AXIMLPENCLRR U(0X89C) 198*91f16700Schasinglulu #define RCC_MP_NS_AXIMLPENSETR U(0X8A0) 199*91f16700Schasinglulu #define RCC_MP_NS_AXIMLPENCLRR U(0X8A4) 200*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR U(0X8A8) 201*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR U(0X8AC) 202*91f16700Schasinglulu #define RCC_APB3SECSR U(0X8C0) 203*91f16700Schasinglulu #define RCC_APB4SECSR U(0X8C4) 204*91f16700Schasinglulu #define RCC_APB5SECSR U(0X8C8) 205*91f16700Schasinglulu #define RCC_APB6SECSR U(0X8CC) 206*91f16700Schasinglulu #define RCC_AHB2SECSR U(0X8D0) 207*91f16700Schasinglulu #define RCC_AHB4SECSR U(0X8D4) 208*91f16700Schasinglulu #define RCC_AHB5SECSR U(0X8D8) 209*91f16700Schasinglulu #define RCC_AHB6SECSR U(0X8DC) 210*91f16700Schasinglulu #define RCC_VERR U(0XFF4) 211*91f16700Schasinglulu #define RCC_IDR U(0XFF8) 212*91f16700Schasinglulu #define RCC_SIDR U(0XFFC) 213*91f16700Schasinglulu 214*91f16700Schasinglulu /* RCC_SECCFGR register fields */ 215*91f16700Schasinglulu #define RCC_SECCFGR_HSISEC BIT(0) 216*91f16700Schasinglulu #define RCC_SECCFGR_CSISEC BIT(1) 217*91f16700Schasinglulu #define RCC_SECCFGR_HSESEC BIT(2) 218*91f16700Schasinglulu #define RCC_SECCFGR_LSISEC BIT(3) 219*91f16700Schasinglulu #define RCC_SECCFGR_LSESEC BIT(4) 220*91f16700Schasinglulu #define RCC_SECCFGR_PLL12SEC BIT(8) 221*91f16700Schasinglulu #define RCC_SECCFGR_PLL3SEC BIT(9) 222*91f16700Schasinglulu #define RCC_SECCFGR_PLL4SEC BIT(10) 223*91f16700Schasinglulu #define RCC_SECCFGR_MPUSEC BIT(11) 224*91f16700Schasinglulu #define RCC_SECCFGR_AXISEC BIT(12) 225*91f16700Schasinglulu #define RCC_SECCFGR_MLAHBSEC BIT(13) 226*91f16700Schasinglulu #define RCC_SECCFGR_APB3DIVSEC BIT(16) 227*91f16700Schasinglulu #define RCC_SECCFGR_APB4DIVSEC BIT(17) 228*91f16700Schasinglulu #define RCC_SECCFGR_APB5DIVSEC BIT(18) 229*91f16700Schasinglulu #define RCC_SECCFGR_APB6DIVSEC BIT(19) 230*91f16700Schasinglulu #define RCC_SECCFGR_TIMG3SEC BIT(20) 231*91f16700Schasinglulu #define RCC_SECCFGR_CPERSEC BIT(21) 232*91f16700Schasinglulu #define RCC_SECCFGR_MCO1SEC BIT(22) 233*91f16700Schasinglulu #define RCC_SECCFGR_MCO2SEC BIT(23) 234*91f16700Schasinglulu #define RCC_SECCFGR_STPSEC BIT(24) 235*91f16700Schasinglulu #define RCC_SECCFGR_RSTSEC BIT(25) 236*91f16700Schasinglulu #define RCC_SECCFGR_PWRSEC BIT(31) 237*91f16700Schasinglulu 238*91f16700Schasinglulu /* RCC_MP_SREQSETR register fields */ 239*91f16700Schasinglulu #define RCC_MP_SREQSETR_STPREQ_P0 BIT(0) 240*91f16700Schasinglulu 241*91f16700Schasinglulu /* RCC_MP_SREQCLRR register fields */ 242*91f16700Schasinglulu #define RCC_MP_SREQCLRR_STPREQ_P0 BIT(0) 243*91f16700Schasinglulu 244*91f16700Schasinglulu /* RCC_MP_APRSTCR register fields */ 245*91f16700Schasinglulu #define RCC_MP_APRSTCR_RDCTLEN BIT(0) 246*91f16700Schasinglulu #define RCC_MP_APRSTCR_RSTTO_MASK GENMASK(14, 8) 247*91f16700Schasinglulu #define RCC_MP_APRSTCR_RSTTO_SHIFT 8 248*91f16700Schasinglulu 249*91f16700Schasinglulu /* RCC_MP_APRSTSR register fields */ 250*91f16700Schasinglulu #define RCC_MP_APRSTSR_RSTTOV_MASK GENMASK(14, 8) 251*91f16700Schasinglulu #define RCC_MP_APRSTSR_RSTTOV_SHIFT 8 252*91f16700Schasinglulu 253*91f16700Schasinglulu /* RCC_PWRLPDLYCR register fields */ 254*91f16700Schasinglulu #define RCC_PWRLPDLYCR_PWRLP_DLY_MASK GENMASK(21, 0) 255*91f16700Schasinglulu #define RCC_PWRLPDLYCR_PWRLP_DLY_SHIFT 0 256*91f16700Schasinglulu 257*91f16700Schasinglulu /* RCC_MP_GRSTCSETR register fields */ 258*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MPSYSRST BIT(0) 259*91f16700Schasinglulu #define RCC_MP_GRSTCSETR_MPUP0RST BIT(4) 260*91f16700Schasinglulu 261*91f16700Schasinglulu /* RCC_BR_RSTSCLRR register fields */ 262*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_PORRSTF BIT(0) 263*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_BORRSTF BIT(1) 264*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_PADRSTF BIT(2) 265*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_HCSSRSTF BIT(3) 266*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_VCORERSTF BIT(4) 267*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_VCPURSTF BIT(5) 268*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MPSYSRSTF BIT(6) 269*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_IWDG1RSTF BIT(8) 270*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_IWDG2RSTF BIT(9) 271*91f16700Schasinglulu #define RCC_BR_RSTSCLRR_MPUP0RSTF BIT(13) 272*91f16700Schasinglulu 273*91f16700Schasinglulu /* RCC_MP_RSTSSETR register fields */ 274*91f16700Schasinglulu #define RCC_MP_RSTSSETR_PORRSTF BIT(0) 275*91f16700Schasinglulu #define RCC_MP_RSTSSETR_BORRSTF BIT(1) 276*91f16700Schasinglulu #define RCC_MP_RSTSSETR_PADRSTF BIT(2) 277*91f16700Schasinglulu #define RCC_MP_RSTSSETR_HCSSRSTF BIT(3) 278*91f16700Schasinglulu #define RCC_MP_RSTSSETR_VCORERSTF BIT(4) 279*91f16700Schasinglulu #define RCC_MP_RSTSSETR_VCPURSTF BIT(5) 280*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MPSYSRSTF BIT(6) 281*91f16700Schasinglulu #define RCC_MP_RSTSSETR_IWDG1RSTF BIT(8) 282*91f16700Schasinglulu #define RCC_MP_RSTSSETR_IWDG2RSTF BIT(9) 283*91f16700Schasinglulu #define RCC_MP_RSTSSETR_STP2RSTF BIT(10) 284*91f16700Schasinglulu #define RCC_MP_RSTSSETR_STDBYRSTF BIT(11) 285*91f16700Schasinglulu #define RCC_MP_RSTSSETR_CSTDBYRSTF BIT(12) 286*91f16700Schasinglulu #define RCC_MP_RSTSSETR_MPUP0RSTF BIT(13) 287*91f16700Schasinglulu #define RCC_MP_RSTSSETR_SPARE BIT(15) 288*91f16700Schasinglulu 289*91f16700Schasinglulu /* RCC_MP_RSTSCLRR register fields */ 290*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_PORRSTF BIT(0) 291*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_BORRSTF BIT(1) 292*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_PADRSTF BIT(2) 293*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_HCSSRSTF BIT(3) 294*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_VCORERSTF BIT(4) 295*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_VCPURSTF BIT(5) 296*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MPSYSRSTF BIT(6) 297*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_IWDG1RSTF BIT(8) 298*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_IWDG2RSTF BIT(9) 299*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_STP2RSTF BIT(10) 300*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_STDBYRSTF BIT(11) 301*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_CSTDBYRSTF BIT(12) 302*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_MPUP0RSTF BIT(13) 303*91f16700Schasinglulu #define RCC_MP_RSTSCLRR_SPARE BIT(15) 304*91f16700Schasinglulu 305*91f16700Schasinglulu /* RCC_MP_IWDGFZSETR register fields */ 306*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR_FZ_IWDG1 BIT(0) 307*91f16700Schasinglulu #define RCC_MP_IWDGFZSETR_FZ_IWDG2 BIT(1) 308*91f16700Schasinglulu 309*91f16700Schasinglulu /* RCC_MP_IWDGFZCLRR register fields */ 310*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR_FZ_IWDG1 BIT(0) 311*91f16700Schasinglulu #define RCC_MP_IWDGFZCLRR_FZ_IWDG2 BIT(1) 312*91f16700Schasinglulu 313*91f16700Schasinglulu /* RCC_MP_CIER register fields */ 314*91f16700Schasinglulu #define RCC_MP_CIER_LSIRDYIE BIT(0) 315*91f16700Schasinglulu #define RCC_MP_CIER_LSERDYIE BIT(1) 316*91f16700Schasinglulu #define RCC_MP_CIER_HSIRDYIE BIT(2) 317*91f16700Schasinglulu #define RCC_MP_CIER_HSERDYIE BIT(3) 318*91f16700Schasinglulu #define RCC_MP_CIER_CSIRDYIE BIT(4) 319*91f16700Schasinglulu #define RCC_MP_CIER_PLL1DYIE BIT(8) 320*91f16700Schasinglulu #define RCC_MP_CIER_PLL2DYIE BIT(9) 321*91f16700Schasinglulu #define RCC_MP_CIER_PLL3DYIE BIT(10) 322*91f16700Schasinglulu #define RCC_MP_CIER_PLL4DYIE BIT(11) 323*91f16700Schasinglulu #define RCC_MP_CIER_LSECSSIE BIT(16) 324*91f16700Schasinglulu #define RCC_MP_CIER_WKUPIE BIT(20) 325*91f16700Schasinglulu 326*91f16700Schasinglulu /* RCC_MP_CIFR register fields */ 327*91f16700Schasinglulu #define RCC_MP_CIFR_LSIRDYF BIT(0) 328*91f16700Schasinglulu #define RCC_MP_CIFR_LSERDYF BIT(1) 329*91f16700Schasinglulu #define RCC_MP_CIFR_HSIRDYF BIT(2) 330*91f16700Schasinglulu #define RCC_MP_CIFR_HSERDYF BIT(3) 331*91f16700Schasinglulu #define RCC_MP_CIFR_CSIRDYF BIT(4) 332*91f16700Schasinglulu #define RCC_MP_CIFR_PLL1DYF BIT(8) 333*91f16700Schasinglulu #define RCC_MP_CIFR_PLL2DYF BIT(9) 334*91f16700Schasinglulu #define RCC_MP_CIFR_PLL3DYF BIT(10) 335*91f16700Schasinglulu #define RCC_MP_CIFR_PLL4DYF BIT(11) 336*91f16700Schasinglulu #define RCC_MP_CIFR_LSECSSF BIT(16) 337*91f16700Schasinglulu #define RCC_MP_CIFR_WKUPF BIT(20) 338*91f16700Schasinglulu 339*91f16700Schasinglulu /* RCC_BDCR register fields */ 340*91f16700Schasinglulu #define RCC_BDCR_LSEON BIT(0) 341*91f16700Schasinglulu #define RCC_BDCR_LSEBYP BIT(1) 342*91f16700Schasinglulu #define RCC_BDCR_LSERDY BIT(2) 343*91f16700Schasinglulu #define RCC_BDCR_DIGBYP BIT(3) 344*91f16700Schasinglulu #define RCC_BDCR_LSEDRV_MASK GENMASK(5, 4) 345*91f16700Schasinglulu #define RCC_BDCR_LSEDRV_SHIFT 4 346*91f16700Schasinglulu #define RCC_BDCR_LSECSSON BIT(8) 347*91f16700Schasinglulu #define RCC_BDCR_LSECSSD BIT(9) 348*91f16700Schasinglulu #define RCC_BDCR_RTCSRC_MASK GENMASK(17, 16) 349*91f16700Schasinglulu #define RCC_BDCR_RTCSRC_SHIFT 16 350*91f16700Schasinglulu #define RCC_BDCR_RTCCKEN BIT(20) 351*91f16700Schasinglulu #define RCC_BDCR_VSWRST BIT(31) 352*91f16700Schasinglulu 353*91f16700Schasinglulu #define RCC_BDCR_LSEBYP_BIT 1 354*91f16700Schasinglulu #define RCC_BDCR_LSERDY_BIT 2 355*91f16700Schasinglulu #define RCC_BDCR_DIGBYP_BIT 3 356*91f16700Schasinglulu #define RCC_BDCR_LSECSSON_BIT 8 357*91f16700Schasinglulu 358*91f16700Schasinglulu #define RCC_BDCR_LSEDRV_WIDTH 2 359*91f16700Schasinglulu 360*91f16700Schasinglulu /* RCC_RDLSICR register fields */ 361*91f16700Schasinglulu #define RCC_RDLSICR_LSION BIT(0) 362*91f16700Schasinglulu #define RCC_RDLSICR_LSIRDY BIT(1) 363*91f16700Schasinglulu #define RCC_RDLSICR_MRD_MASK GENMASK(20, 16) 364*91f16700Schasinglulu #define RCC_RDLSICR_MRD_SHIFT 16 365*91f16700Schasinglulu #define RCC_RDLSICR_EADLY_MASK GENMASK(26, 24) 366*91f16700Schasinglulu #define RCC_RDLSICR_EADLY_SHIFT 24 367*91f16700Schasinglulu #define RCC_RDLSICR_SPARE_MASK GENMASK(31, 27) 368*91f16700Schasinglulu #define RCC_RDLSICR_SPARE_SHIFT 27 369*91f16700Schasinglulu 370*91f16700Schasinglulu #define RCC_RDLSICR_LSIRDY_BIT 1 371*91f16700Schasinglulu 372*91f16700Schasinglulu /* RCC_OCENSETR register fields */ 373*91f16700Schasinglulu #define RCC_OCENSETR_HSION BIT(0) 374*91f16700Schasinglulu #define RCC_OCENSETR_HSIKERON BIT(1) 375*91f16700Schasinglulu #define RCC_OCENSETR_CSION BIT(4) 376*91f16700Schasinglulu #define RCC_OCENSETR_CSIKERON BIT(5) 377*91f16700Schasinglulu #define RCC_OCENSETR_DIGBYP BIT(7) 378*91f16700Schasinglulu #define RCC_OCENSETR_HSEON BIT(8) 379*91f16700Schasinglulu #define RCC_OCENSETR_HSEKERON BIT(9) 380*91f16700Schasinglulu #define RCC_OCENSETR_HSEBYP BIT(10) 381*91f16700Schasinglulu #define RCC_OCENSETR_HSECSSON BIT(11) 382*91f16700Schasinglulu 383*91f16700Schasinglulu #define RCC_OCENR_DIGBYP_BIT 7 384*91f16700Schasinglulu #define RCC_OCENR_HSEBYP_BIT 10 385*91f16700Schasinglulu #define RCC_OCENR_HSECSSON_BIT 11 386*91f16700Schasinglulu 387*91f16700Schasinglulu /* RCC_OCENCLRR register fields */ 388*91f16700Schasinglulu #define RCC_OCENCLRR_HSION BIT(0) 389*91f16700Schasinglulu #define RCC_OCENCLRR_HSIKERON BIT(1) 390*91f16700Schasinglulu #define RCC_OCENCLRR_CSION BIT(4) 391*91f16700Schasinglulu #define RCC_OCENCLRR_CSIKERON BIT(5) 392*91f16700Schasinglulu #define RCC_OCENCLRR_DIGBYP BIT(7) 393*91f16700Schasinglulu #define RCC_OCENCLRR_HSEON BIT(8) 394*91f16700Schasinglulu #define RCC_OCENCLRR_HSEKERON BIT(9) 395*91f16700Schasinglulu #define RCC_OCENCLRR_HSEBYP BIT(10) 396*91f16700Schasinglulu 397*91f16700Schasinglulu /* RCC_OCRDYR register fields */ 398*91f16700Schasinglulu #define RCC_OCRDYR_HSIRDY BIT(0) 399*91f16700Schasinglulu #define RCC_OCRDYR_HSIDIVRDY BIT(2) 400*91f16700Schasinglulu #define RCC_OCRDYR_CSIRDY BIT(4) 401*91f16700Schasinglulu #define RCC_OCRDYR_HSERDY BIT(8) 402*91f16700Schasinglulu #define RCC_OCRDYR_MPUCKRDY BIT(23) 403*91f16700Schasinglulu #define RCC_OCRDYR_AXICKRDY BIT(24) 404*91f16700Schasinglulu 405*91f16700Schasinglulu #define RCC_OCRDYR_HSIRDY_BIT 0 406*91f16700Schasinglulu #define RCC_OCRDYR_HSIDIVRDY_BIT 2 407*91f16700Schasinglulu #define RCC_OCRDYR_CSIRDY_BIT 4 408*91f16700Schasinglulu #define RCC_OCRDYR_HSERDY_BIT 8 409*91f16700Schasinglulu 410*91f16700Schasinglulu /* RCC_HSICFGR register fields */ 411*91f16700Schasinglulu #define RCC_HSICFGR_HSIDIV_MASK GENMASK(1, 0) 412*91f16700Schasinglulu #define RCC_HSICFGR_HSIDIV_SHIFT 0 413*91f16700Schasinglulu #define RCC_HSICFGR_HSITRIM_MASK GENMASK(14, 8) 414*91f16700Schasinglulu #define RCC_HSICFGR_HSITRIM_SHIFT 8 415*91f16700Schasinglulu #define RCC_HSICFGR_HSICAL_MASK GENMASK(27, 16) 416*91f16700Schasinglulu #define RCC_HSICFGR_HSICAL_SHIFT 16 417*91f16700Schasinglulu 418*91f16700Schasinglulu /* RCC_CSICFGR register fields */ 419*91f16700Schasinglulu #define RCC_CSICFGR_CSITRIM_MASK GENMASK(12, 8) 420*91f16700Schasinglulu #define RCC_CSICFGR_CSITRIM_SHIFT 8 421*91f16700Schasinglulu #define RCC_CSICFGR_CSICAL_MASK GENMASK(23, 16) 422*91f16700Schasinglulu #define RCC_CSICFGR_CSICAL_SHIFT 16 423*91f16700Schasinglulu 424*91f16700Schasinglulu /* RCC_MCO1CFGR register fields */ 425*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1SEL_MASK GENMASK(2, 0) 426*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1SEL_SHIFT 0 427*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1DIV_MASK GENMASK(7, 4) 428*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1DIV_SHIFT 4 429*91f16700Schasinglulu #define RCC_MCO1CFGR_MCO1ON BIT(12) 430*91f16700Schasinglulu 431*91f16700Schasinglulu /* RCC_MCO2CFGR register fields */ 432*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2SEL_MASK GENMASK(2, 0) 433*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2SEL_SHIFT 0 434*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2DIV_MASK GENMASK(7, 4) 435*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2DIV_SHIFT 4 436*91f16700Schasinglulu #define RCC_MCO2CFGR_MCO2ON BIT(12) 437*91f16700Schasinglulu 438*91f16700Schasinglulu /* RCC_DBGCFGR register fields */ 439*91f16700Schasinglulu #define RCC_DBGCFGR_TRACEDIV_MASK GENMASK(2, 0) 440*91f16700Schasinglulu #define RCC_DBGCFGR_TRACEDIV_SHIFT 0 441*91f16700Schasinglulu #define RCC_DBGCFGR_DBGCKEN BIT(8) 442*91f16700Schasinglulu #define RCC_DBGCFGR_TRACECKEN BIT(9) 443*91f16700Schasinglulu #define RCC_DBGCFGR_DBGRST BIT(12) 444*91f16700Schasinglulu 445*91f16700Schasinglulu /* RCC_RCK12SELR register fields */ 446*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRC_MASK GENMASK(1, 0) 447*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRC_SHIFT 0 448*91f16700Schasinglulu #define RCC_RCK12SELR_PLL12SRCRDY BIT(31) 449*91f16700Schasinglulu 450*91f16700Schasinglulu /* RCC_RCK3SELR register fields */ 451*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRC_MASK GENMASK(1, 0) 452*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRC_SHIFT 0 453*91f16700Schasinglulu #define RCC_RCK3SELR_PLL3SRCRDY BIT(31) 454*91f16700Schasinglulu 455*91f16700Schasinglulu /* RCC_RCK4SELR register fields */ 456*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRC_MASK GENMASK(1, 0) 457*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRC_SHIFT 0 458*91f16700Schasinglulu #define RCC_RCK4SELR_PLL4SRCRDY BIT(31) 459*91f16700Schasinglulu 460*91f16700Schasinglulu /* RCC_PLL1CR register fields */ 461*91f16700Schasinglulu #define RCC_PLL1CR_PLLON BIT(0) 462*91f16700Schasinglulu #define RCC_PLL1CR_PLL1RDY BIT(1) 463*91f16700Schasinglulu #define RCC_PLL1CR_SSCG_CTRL BIT(2) 464*91f16700Schasinglulu #define RCC_PLL1CR_DIVPEN BIT(4) 465*91f16700Schasinglulu #define RCC_PLL1CR_DIVQEN BIT(5) 466*91f16700Schasinglulu #define RCC_PLL1CR_DIVREN BIT(6) 467*91f16700Schasinglulu 468*91f16700Schasinglulu /* RCC_PLL1CFGR1 register fields */ 469*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVN_MASK GENMASK(8, 0) 470*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVN_SHIFT 0 471*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVM1_MASK GENMASK(21, 16) 472*91f16700Schasinglulu #define RCC_PLL1CFGR1_DIVM1_SHIFT 16 473*91f16700Schasinglulu 474*91f16700Schasinglulu /* RCC_PLL1CFGR2 register fields */ 475*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVP_MASK GENMASK(6, 0) 476*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVP_SHIFT 0 477*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVQ_MASK GENMASK(14, 8) 478*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVQ_SHIFT 8 479*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVR_MASK GENMASK(22, 16) 480*91f16700Schasinglulu #define RCC_PLL1CFGR2_DIVR_SHIFT 16 481*91f16700Schasinglulu 482*91f16700Schasinglulu /* RCC_PLL1FRACR register fields */ 483*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACV_MASK GENMASK(15, 3) 484*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACV_SHIFT 3 485*91f16700Schasinglulu #define RCC_PLL1FRACR_FRACLE BIT(16) 486*91f16700Schasinglulu 487*91f16700Schasinglulu /* RCC_PLL1CSGR register fields */ 488*91f16700Schasinglulu #define RCC_PLL1CSGR_MOD_PER_MASK GENMASK(12, 0) 489*91f16700Schasinglulu #define RCC_PLL1CSGR_MOD_PER_SHIFT 0 490*91f16700Schasinglulu #define RCC_PLL1CSGR_TPDFN_DIS BIT(13) 491*91f16700Schasinglulu #define RCC_PLL1CSGR_RPDFN_DIS BIT(14) 492*91f16700Schasinglulu #define RCC_PLL1CSGR_SSCG_MODE BIT(15) 493*91f16700Schasinglulu #define RCC_PLL1CSGR_INC_STEP_MASK GENMASK(30, 16) 494*91f16700Schasinglulu #define RCC_PLL1CSGR_INC_STEP_SHIFT 16 495*91f16700Schasinglulu 496*91f16700Schasinglulu /* RCC_PLL2CR register fields */ 497*91f16700Schasinglulu #define RCC_PLL2CR_PLLON BIT(0) 498*91f16700Schasinglulu #define RCC_PLL2CR_PLL2RDY BIT(1) 499*91f16700Schasinglulu #define RCC_PLL2CR_SSCG_CTRL BIT(2) 500*91f16700Schasinglulu #define RCC_PLL2CR_DIVPEN BIT(4) 501*91f16700Schasinglulu #define RCC_PLL2CR_DIVQEN BIT(5) 502*91f16700Schasinglulu #define RCC_PLL2CR_DIVREN BIT(6) 503*91f16700Schasinglulu 504*91f16700Schasinglulu /* RCC_PLL2CFGR1 register fields */ 505*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVN_MASK GENMASK(8, 0) 506*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVN_SHIFT 0 507*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVM2_MASK GENMASK(21, 16) 508*91f16700Schasinglulu #define RCC_PLL2CFGR1_DIVM2_SHIFT 16 509*91f16700Schasinglulu 510*91f16700Schasinglulu /* RCC_PLL2CFGR2 register fields */ 511*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVP_MASK GENMASK(6, 0) 512*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVP_SHIFT 0 513*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVQ_MASK GENMASK(14, 8) 514*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVQ_SHIFT 8 515*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVR_MASK GENMASK(22, 16) 516*91f16700Schasinglulu #define RCC_PLL2CFGR2_DIVR_SHIFT 16 517*91f16700Schasinglulu 518*91f16700Schasinglulu /* RCC_PLL2FRACR register fields */ 519*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACV_MASK GENMASK(15, 3) 520*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACV_SHIFT 3 521*91f16700Schasinglulu #define RCC_PLL2FRACR_FRACLE BIT(16) 522*91f16700Schasinglulu 523*91f16700Schasinglulu /* RCC_PLL2CSGR register fields */ 524*91f16700Schasinglulu #define RCC_PLL2CSGR_MOD_PER_MASK GENMASK(12, 0) 525*91f16700Schasinglulu #define RCC_PLL2CSGR_MOD_PER_SHIFT 0 526*91f16700Schasinglulu #define RCC_PLL2CSGR_TPDFN_DIS BIT(13) 527*91f16700Schasinglulu #define RCC_PLL2CSGR_RPDFN_DIS BIT(14) 528*91f16700Schasinglulu #define RCC_PLL2CSGR_SSCG_MODE BIT(15) 529*91f16700Schasinglulu #define RCC_PLL2CSGR_INC_STEP_MASK GENMASK(30, 16) 530*91f16700Schasinglulu #define RCC_PLL2CSGR_INC_STEP_SHIFT 16 531*91f16700Schasinglulu 532*91f16700Schasinglulu /* RCC_PLL3CR register fields */ 533*91f16700Schasinglulu #define RCC_PLL3CR_PLLON BIT(0) 534*91f16700Schasinglulu #define RCC_PLL3CR_PLL3RDY BIT(1) 535*91f16700Schasinglulu #define RCC_PLL3CR_SSCG_CTRL BIT(2) 536*91f16700Schasinglulu #define RCC_PLL3CR_DIVPEN BIT(4) 537*91f16700Schasinglulu #define RCC_PLL3CR_DIVQEN BIT(5) 538*91f16700Schasinglulu #define RCC_PLL3CR_DIVREN BIT(6) 539*91f16700Schasinglulu 540*91f16700Schasinglulu /* RCC_PLL3CFGR1 register fields */ 541*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVN_MASK GENMASK(8, 0) 542*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVN_SHIFT 0 543*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVM3_MASK GENMASK(21, 16) 544*91f16700Schasinglulu #define RCC_PLL3CFGR1_DIVM3_SHIFT 16 545*91f16700Schasinglulu #define RCC_PLL3CFGR1_IFRGE_MASK GENMASK(25, 24) 546*91f16700Schasinglulu #define RCC_PLL3CFGR1_IFRGE_SHIFT 24 547*91f16700Schasinglulu 548*91f16700Schasinglulu /* RCC_PLL3CFGR2 register fields */ 549*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVP_MASK GENMASK(6, 0) 550*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVP_SHIFT 0 551*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVQ_MASK GENMASK(14, 8) 552*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVQ_SHIFT 8 553*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVR_MASK GENMASK(22, 16) 554*91f16700Schasinglulu #define RCC_PLL3CFGR2_DIVR_SHIFT 16 555*91f16700Schasinglulu 556*91f16700Schasinglulu /* RCC_PLL3FRACR register fields */ 557*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACV_MASK GENMASK(15, 3) 558*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACV_SHIFT 3 559*91f16700Schasinglulu #define RCC_PLL3FRACR_FRACLE BIT(16) 560*91f16700Schasinglulu 561*91f16700Schasinglulu /* RCC_PLL3CSGR register fields */ 562*91f16700Schasinglulu #define RCC_PLL3CSGR_MOD_PER_MASK GENMASK(12, 0) 563*91f16700Schasinglulu #define RCC_PLL3CSGR_MOD_PER_SHIFT 0 564*91f16700Schasinglulu #define RCC_PLL3CSGR_TPDFN_DIS BIT(13) 565*91f16700Schasinglulu #define RCC_PLL3CSGR_RPDFN_DIS BIT(14) 566*91f16700Schasinglulu #define RCC_PLL3CSGR_SSCG_MODE BIT(15) 567*91f16700Schasinglulu #define RCC_PLL3CSGR_INC_STEP_MASK GENMASK(30, 16) 568*91f16700Schasinglulu #define RCC_PLL3CSGR_INC_STEP_SHIFT 16 569*91f16700Schasinglulu 570*91f16700Schasinglulu /* RCC_PLL4CR register fields */ 571*91f16700Schasinglulu #define RCC_PLL4CR_PLLON BIT(0) 572*91f16700Schasinglulu #define RCC_PLL4CR_PLL4RDY BIT(1) 573*91f16700Schasinglulu #define RCC_PLL4CR_SSCG_CTRL BIT(2) 574*91f16700Schasinglulu #define RCC_PLL4CR_DIVPEN BIT(4) 575*91f16700Schasinglulu #define RCC_PLL4CR_DIVQEN BIT(5) 576*91f16700Schasinglulu #define RCC_PLL4CR_DIVREN BIT(6) 577*91f16700Schasinglulu 578*91f16700Schasinglulu /* RCC_PLL4CFGR1 register fields */ 579*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVN_MASK GENMASK(8, 0) 580*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVN_SHIFT 0 581*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVM4_MASK GENMASK(21, 16) 582*91f16700Schasinglulu #define RCC_PLL4CFGR1_DIVM4_SHIFT 16 583*91f16700Schasinglulu #define RCC_PLL4CFGR1_IFRGE_MASK GENMASK(25, 24) 584*91f16700Schasinglulu #define RCC_PLL4CFGR1_IFRGE_SHIFT 24 585*91f16700Schasinglulu 586*91f16700Schasinglulu /* RCC_PLL4CFGR2 register fields */ 587*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVP_MASK GENMASK(6, 0) 588*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVP_SHIFT 0 589*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVQ_MASK GENMASK(14, 8) 590*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVQ_SHIFT 8 591*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVR_MASK GENMASK(22, 16) 592*91f16700Schasinglulu #define RCC_PLL4CFGR2_DIVR_SHIFT 16 593*91f16700Schasinglulu 594*91f16700Schasinglulu /* RCC_PLL4FRACR register fields */ 595*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACV_MASK GENMASK(15, 3) 596*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACV_SHIFT 3 597*91f16700Schasinglulu #define RCC_PLL4FRACR_FRACLE BIT(16) 598*91f16700Schasinglulu 599*91f16700Schasinglulu /* RCC_PLL4CSGR register fields */ 600*91f16700Schasinglulu #define RCC_PLL4CSGR_MOD_PER_MASK GENMASK(12, 0) 601*91f16700Schasinglulu #define RCC_PLL4CSGR_MOD_PER_SHIFT 0 602*91f16700Schasinglulu #define RCC_PLL4CSGR_TPDFN_DIS BIT(13) 603*91f16700Schasinglulu #define RCC_PLL4CSGR_RPDFN_DIS BIT(14) 604*91f16700Schasinglulu #define RCC_PLL4CSGR_SSCG_MODE BIT(15) 605*91f16700Schasinglulu #define RCC_PLL4CSGR_INC_STEP_MASK GENMASK(30, 16) 606*91f16700Schasinglulu #define RCC_PLL4CSGR_INC_STEP_SHIFT 16 607*91f16700Schasinglulu 608*91f16700Schasinglulu /* RCC_MPCKSELR register fields */ 609*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRC_MASK GENMASK(1, 0) 610*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRC_SHIFT 0 611*91f16700Schasinglulu #define RCC_MPCKSELR_MPUSRCRDY BIT(31) 612*91f16700Schasinglulu 613*91f16700Schasinglulu /* RCC_ASSCKSELR register fields */ 614*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRC_MASK GENMASK(2, 0) 615*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRC_SHIFT 0 616*91f16700Schasinglulu #define RCC_ASSCKSELR_AXISSRCRDY BIT(31) 617*91f16700Schasinglulu 618*91f16700Schasinglulu /* RCC_MSSCKSELR register fields */ 619*91f16700Schasinglulu #define RCC_MSSCKSELR_MLAHBSSRC_MASK GENMASK(1, 0) 620*91f16700Schasinglulu #define RCC_MSSCKSELR_MLAHBSSRC_SHIFT 0 621*91f16700Schasinglulu #define RCC_MSSCKSELR_MLAHBSSRCRDY BIT(31) 622*91f16700Schasinglulu 623*91f16700Schasinglulu /* RCC_CPERCKSELR register fields */ 624*91f16700Schasinglulu #define RCC_CPERCKSELR_CKPERSRC_MASK GENMASK(1, 0) 625*91f16700Schasinglulu #define RCC_CPERCKSELR_CKPERSRC_SHIFT 0 626*91f16700Schasinglulu 627*91f16700Schasinglulu /* RCC_RTCDIVR register fields */ 628*91f16700Schasinglulu #define RCC_RTCDIVR_RTCDIV_MASK GENMASK(5, 0) 629*91f16700Schasinglulu #define RCC_RTCDIVR_RTCDIV_SHIFT 0 630*91f16700Schasinglulu 631*91f16700Schasinglulu /* RCC_MPCKDIVR register fields */ 632*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIV_MASK GENMASK(3, 0) 633*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIV_SHIFT 0 634*91f16700Schasinglulu #define RCC_MPCKDIVR_MPUDIVRDY BIT(31) 635*91f16700Schasinglulu 636*91f16700Schasinglulu /* RCC_AXIDIVR register fields */ 637*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIV_MASK GENMASK(2, 0) 638*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIV_SHIFT 0 639*91f16700Schasinglulu #define RCC_AXIDIVR_AXIDIVRDY BIT(31) 640*91f16700Schasinglulu 641*91f16700Schasinglulu /* RCC_MLAHBDIVR register fields */ 642*91f16700Schasinglulu #define RCC_MLAHBDIVR_MLAHBDIV_MASK GENMASK(3, 0) 643*91f16700Schasinglulu #define RCC_MLAHBDIVR_MLAHBDIV_SHIFT 0 644*91f16700Schasinglulu #define RCC_MLAHBDIVR_MLAHBDIVRDY BIT(31) 645*91f16700Schasinglulu 646*91f16700Schasinglulu /* RCC_APB1DIVR register fields */ 647*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIV_MASK GENMASK(2, 0) 648*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIV_SHIFT 0 649*91f16700Schasinglulu #define RCC_APB1DIVR_APB1DIVRDY BIT(31) 650*91f16700Schasinglulu 651*91f16700Schasinglulu /* RCC_APB2DIVR register fields */ 652*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIV_MASK GENMASK(2, 0) 653*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIV_SHIFT 0 654*91f16700Schasinglulu #define RCC_APB2DIVR_APB2DIVRDY BIT(31) 655*91f16700Schasinglulu 656*91f16700Schasinglulu /* RCC_APB3DIVR register fields */ 657*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIV_MASK GENMASK(2, 0) 658*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIV_SHIFT 0 659*91f16700Schasinglulu #define RCC_APB3DIVR_APB3DIVRDY BIT(31) 660*91f16700Schasinglulu 661*91f16700Schasinglulu /* RCC_APB4DIVR register fields */ 662*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIV_MASK GENMASK(2, 0) 663*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIV_SHIFT 0 664*91f16700Schasinglulu #define RCC_APB4DIVR_APB4DIVRDY BIT(31) 665*91f16700Schasinglulu 666*91f16700Schasinglulu /* RCC_APB5DIVR register fields */ 667*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIV_MASK GENMASK(2, 0) 668*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIV_SHIFT 0 669*91f16700Schasinglulu #define RCC_APB5DIVR_APB5DIVRDY BIT(31) 670*91f16700Schasinglulu 671*91f16700Schasinglulu /* RCC_APB6DIVR register fields */ 672*91f16700Schasinglulu #define RCC_APB6DIVR_APB6DIV_MASK GENMASK(2, 0) 673*91f16700Schasinglulu #define RCC_APB6DIVR_APB6DIV_SHIFT 0 674*91f16700Schasinglulu #define RCC_APB6DIVR_APB6DIVRDY BIT(31) 675*91f16700Schasinglulu 676*91f16700Schasinglulu /* RCC_TIMG1PRER register fields */ 677*91f16700Schasinglulu #define RCC_TIMG1PRER_TIMG1PRE BIT(0) 678*91f16700Schasinglulu #define RCC_TIMG1PRER_TIMG1PRERDY BIT(31) 679*91f16700Schasinglulu 680*91f16700Schasinglulu /* RCC_TIMG2PRER register fields */ 681*91f16700Schasinglulu #define RCC_TIMG2PRER_TIMG2PRE BIT(0) 682*91f16700Schasinglulu #define RCC_TIMG2PRER_TIMG2PRERDY BIT(31) 683*91f16700Schasinglulu 684*91f16700Schasinglulu /* RCC_TIMG3PRER register fields */ 685*91f16700Schasinglulu #define RCC_TIMG3PRER_TIMG3PRE BIT(0) 686*91f16700Schasinglulu #define RCC_TIMG3PRER_TIMG3PRERDY BIT(31) 687*91f16700Schasinglulu 688*91f16700Schasinglulu /* RCC_DDRITFCR register fields */ 689*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC1EN BIT(0) 690*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC1LPEN BIT(1) 691*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCEN BIT(4) 692*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCLPEN BIT(5) 693*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBEN BIT(6) 694*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBLPEN BIT(7) 695*91f16700Schasinglulu #define RCC_DDRITFCR_AXIDCGEN BIT(8) 696*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCAPBEN BIT(9) 697*91f16700Schasinglulu #define RCC_DDRITFCR_DDRPHYCAPBLPEN BIT(10) 698*91f16700Schasinglulu #define RCC_DDRITFCR_KERDCG_DLY_MASK GENMASK(13, 11) 699*91f16700Schasinglulu #define RCC_DDRITFCR_KERDCG_DLY_SHIFT 11 700*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAPBRST BIT(14) 701*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCAXIRST BIT(15) 702*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCORERST BIT(16) 703*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYAPBRST BIT(17) 704*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYRST BIT(18) 705*91f16700Schasinglulu #define RCC_DDRITFCR_DPHYCTLRST BIT(19) 706*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_MASK GENMASK(22, 20) 707*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_SHIFT 20 708*91f16700Schasinglulu #define RCC_DDRITFCR_GSKPMOD BIT(23) 709*91f16700Schasinglulu #define RCC_DDRITFCR_GSKPCTRL BIT(24) 710*91f16700Schasinglulu #define RCC_DDRITFCR_DFILP_WIDTH_MASK GENMASK(27, 25) 711*91f16700Schasinglulu #define RCC_DDRITFCR_DFILP_WIDTH_SHIFT 25 712*91f16700Schasinglulu #define RCC_DDRITFCR_GSKP_DUR_MASK GENMASK(31, 28) 713*91f16700Schasinglulu #define RCC_DDRITFCR_GSKP_DUR_SHIFT 28 714*91f16700Schasinglulu 715*91f16700Schasinglulu /* RCC_I2C12CKSELR register fields */ 716*91f16700Schasinglulu #define RCC_I2C12CKSELR_I2C12SRC_MASK GENMASK(2, 0) 717*91f16700Schasinglulu #define RCC_I2C12CKSELR_I2C12SRC_SHIFT 0 718*91f16700Schasinglulu 719*91f16700Schasinglulu /* RCC_I2C345CKSELR register fields */ 720*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C3SRC_MASK GENMASK(2, 0) 721*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C3SRC_SHIFT 0 722*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C4SRC_MASK GENMASK(5, 3) 723*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C4SRC_SHIFT 3 724*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C5SRC_MASK GENMASK(8, 6) 725*91f16700Schasinglulu #define RCC_I2C345CKSELR_I2C5SRC_SHIFT 6 726*91f16700Schasinglulu 727*91f16700Schasinglulu /* RCC_SPI2S1CKSELR register fields */ 728*91f16700Schasinglulu #define RCC_SPI2S1CKSELR_SPI1SRC_MASK GENMASK(2, 0) 729*91f16700Schasinglulu #define RCC_SPI2S1CKSELR_SPI1SRC_SHIFT 0 730*91f16700Schasinglulu 731*91f16700Schasinglulu /* RCC_SPI2S23CKSELR register fields */ 732*91f16700Schasinglulu #define RCC_SPI2S23CKSELR_SPI23SRC_MASK GENMASK(2, 0) 733*91f16700Schasinglulu #define RCC_SPI2S23CKSELR_SPI23SRC_SHIFT 0 734*91f16700Schasinglulu 735*91f16700Schasinglulu /* RCC_SPI45CKSELR register fields */ 736*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI4SRC_MASK GENMASK(2, 0) 737*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI4SRC_SHIFT 0 738*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI5SRC_MASK GENMASK(5, 3) 739*91f16700Schasinglulu #define RCC_SPI45CKSELR_SPI5SRC_SHIFT 3 740*91f16700Schasinglulu 741*91f16700Schasinglulu /* RCC_UART12CKSELR register fields */ 742*91f16700Schasinglulu #define RCC_UART12CKSELR_UART1SRC_MASK GENMASK(2, 0) 743*91f16700Schasinglulu #define RCC_UART12CKSELR_UART1SRC_SHIFT 0 744*91f16700Schasinglulu #define RCC_UART12CKSELR_UART2SRC_MASK GENMASK(5, 3) 745*91f16700Schasinglulu #define RCC_UART12CKSELR_UART2SRC_SHIFT 3 746*91f16700Schasinglulu 747*91f16700Schasinglulu /* RCC_UART35CKSELR register fields */ 748*91f16700Schasinglulu #define RCC_UART35CKSELR_UART35SRC_MASK GENMASK(2, 0) 749*91f16700Schasinglulu #define RCC_UART35CKSELR_UART35SRC_SHIFT 0 750*91f16700Schasinglulu 751*91f16700Schasinglulu /* RCC_UART4CKSELR register fields */ 752*91f16700Schasinglulu #define RCC_UART4CKSELR_UART4SRC_MASK GENMASK(2, 0) 753*91f16700Schasinglulu #define RCC_UART4CKSELR_UART4SRC_SHIFT 0 754*91f16700Schasinglulu 755*91f16700Schasinglulu /* RCC_UART6CKSELR register fields */ 756*91f16700Schasinglulu #define RCC_UART6CKSELR_UART6SRC_MASK GENMASK(2, 0) 757*91f16700Schasinglulu #define RCC_UART6CKSELR_UART6SRC_SHIFT 0 758*91f16700Schasinglulu 759*91f16700Schasinglulu /* RCC_UART78CKSELR register fields */ 760*91f16700Schasinglulu #define RCC_UART78CKSELR_UART78SRC_MASK GENMASK(2, 0) 761*91f16700Schasinglulu #define RCC_UART78CKSELR_UART78SRC_SHIFT 0 762*91f16700Schasinglulu 763*91f16700Schasinglulu /* RCC_LPTIM1CKSELR register fields */ 764*91f16700Schasinglulu #define RCC_LPTIM1CKSELR_LPTIM1SRC_MASK GENMASK(2, 0) 765*91f16700Schasinglulu #define RCC_LPTIM1CKSELR_LPTIM1SRC_SHIFT 0 766*91f16700Schasinglulu 767*91f16700Schasinglulu /* RCC_LPTIM23CKSELR register fields */ 768*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM2SRC_MASK GENMASK(2, 0) 769*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM2SRC_SHIFT 0 770*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM3SRC_MASK GENMASK(5, 3) 771*91f16700Schasinglulu #define RCC_LPTIM23CKSELR_LPTIM3SRC_SHIFT 3 772*91f16700Schasinglulu 773*91f16700Schasinglulu /* RCC_LPTIM45CKSELR register fields */ 774*91f16700Schasinglulu #define RCC_LPTIM45CKSELR_LPTIM45SRC_MASK GENMASK(2, 0) 775*91f16700Schasinglulu #define RCC_LPTIM45CKSELR_LPTIM45SRC_SHIFT 0 776*91f16700Schasinglulu 777*91f16700Schasinglulu /* RCC_SAI1CKSELR register fields */ 778*91f16700Schasinglulu #define RCC_SAI1CKSELR_SAI1SRC_MASK GENMASK(2, 0) 779*91f16700Schasinglulu #define RCC_SAI1CKSELR_SAI1SRC_SHIFT 0 780*91f16700Schasinglulu 781*91f16700Schasinglulu /* RCC_SAI2CKSELR register fields */ 782*91f16700Schasinglulu #define RCC_SAI2CKSELR_SAI2SRC_MASK GENMASK(2, 0) 783*91f16700Schasinglulu #define RCC_SAI2CKSELR_SAI2SRC_SHIFT 0 784*91f16700Schasinglulu 785*91f16700Schasinglulu /* RCC_FDCANCKSELR register fields */ 786*91f16700Schasinglulu #define RCC_FDCANCKSELR_FDCANSRC_MASK GENMASK(1, 0) 787*91f16700Schasinglulu #define RCC_FDCANCKSELR_FDCANSRC_SHIFT 0 788*91f16700Schasinglulu 789*91f16700Schasinglulu /* RCC_SPDIFCKSELR register fields */ 790*91f16700Schasinglulu #define RCC_SPDIFCKSELR_SPDIFSRC_MASK GENMASK(1, 0) 791*91f16700Schasinglulu #define RCC_SPDIFCKSELR_SPDIFSRC_SHIFT 0 792*91f16700Schasinglulu 793*91f16700Schasinglulu /* RCC_ADC12CKSELR register fields */ 794*91f16700Schasinglulu #define RCC_ADC12CKSELR_ADC1SRC_MASK GENMASK(1, 0) 795*91f16700Schasinglulu #define RCC_ADC12CKSELR_ADC1SRC_SHIFT 0 796*91f16700Schasinglulu #define RCC_ADC12CKSELR_ADC2SRC_MASK GENMASK(3, 2) 797*91f16700Schasinglulu #define RCC_ADC12CKSELR_ADC2SRC_SHIFT 2 798*91f16700Schasinglulu 799*91f16700Schasinglulu /* RCC_SDMMC12CKSELR register fields */ 800*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC1SRC_MASK GENMASK(2, 0) 801*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC1SRC_SHIFT 0 802*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC2SRC_MASK GENMASK(5, 3) 803*91f16700Schasinglulu #define RCC_SDMMC12CKSELR_SDMMC2SRC_SHIFT 3 804*91f16700Schasinglulu 805*91f16700Schasinglulu /* RCC_ETH12CKSELR register fields */ 806*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH1SRC_MASK GENMASK(1, 0) 807*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH1SRC_SHIFT 0 808*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH1PTPDIV_MASK GENMASK(7, 4) 809*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH1PTPDIV_SHIFT 4 810*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH2SRC_MASK GENMASK(9, 8) 811*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH2SRC_SHIFT 8 812*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH2PTPDIV_MASK GENMASK(15, 12) 813*91f16700Schasinglulu #define RCC_ETH12CKSELR_ETH2PTPDIV_SHIFT 12 814*91f16700Schasinglulu 815*91f16700Schasinglulu /* RCC_USBCKSELR register fields */ 816*91f16700Schasinglulu #define RCC_USBCKSELR_USBPHYSRC_MASK GENMASK(1, 0) 817*91f16700Schasinglulu #define RCC_USBCKSELR_USBPHYSRC_SHIFT 0 818*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC BIT(4) 819*91f16700Schasinglulu 820*91f16700Schasinglulu /* RCC_QSPICKSELR register fields */ 821*91f16700Schasinglulu #define RCC_QSPICKSELR_QSPISRC_MASK GENMASK(1, 0) 822*91f16700Schasinglulu #define RCC_QSPICKSELR_QSPISRC_SHIFT 0 823*91f16700Schasinglulu 824*91f16700Schasinglulu /* RCC_FMCCKSELR register fields */ 825*91f16700Schasinglulu #define RCC_FMCCKSELR_FMCSRC_MASK GENMASK(1, 0) 826*91f16700Schasinglulu #define RCC_FMCCKSELR_FMCSRC_SHIFT 0 827*91f16700Schasinglulu 828*91f16700Schasinglulu /* RCC_RNG1CKSELR register fields */ 829*91f16700Schasinglulu #define RCC_RNG1CKSELR_RNG1SRC_MASK GENMASK(1, 0) 830*91f16700Schasinglulu #define RCC_RNG1CKSELR_RNG1SRC_SHIFT 0 831*91f16700Schasinglulu 832*91f16700Schasinglulu /* RCC_STGENCKSELR register fields */ 833*91f16700Schasinglulu #define RCC_STGENCKSELR_STGENSRC_MASK GENMASK(1, 0) 834*91f16700Schasinglulu #define RCC_STGENCKSELR_STGENSRC_SHIFT 0 835*91f16700Schasinglulu 836*91f16700Schasinglulu /* RCC_DCMIPPCKSELR register fields */ 837*91f16700Schasinglulu #define RCC_DCMIPPCKSELR_DCMIPPSRC_MASK GENMASK(1, 0) 838*91f16700Schasinglulu #define RCC_DCMIPPCKSELR_DCMIPPSRC_SHIFT 0 839*91f16700Schasinglulu 840*91f16700Schasinglulu /* RCC_SAESCKSELR register fields */ 841*91f16700Schasinglulu #define RCC_SAESCKSELR_SAESSRC_MASK GENMASK(1, 0) 842*91f16700Schasinglulu #define RCC_SAESCKSELR_SAESSRC_SHIFT 0 843*91f16700Schasinglulu 844*91f16700Schasinglulu /* RCC_APB1RSTSETR register fields */ 845*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM2RST BIT(0) 846*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM3RST BIT(1) 847*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM4RST BIT(2) 848*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM5RST BIT(3) 849*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM6RST BIT(4) 850*91f16700Schasinglulu #define RCC_APB1RSTSETR_TIM7RST BIT(5) 851*91f16700Schasinglulu #define RCC_APB1RSTSETR_LPTIM1RST BIT(9) 852*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPI2RST BIT(11) 853*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPI3RST BIT(12) 854*91f16700Schasinglulu #define RCC_APB1RSTSETR_USART3RST BIT(15) 855*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART4RST BIT(16) 856*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART5RST BIT(17) 857*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART7RST BIT(18) 858*91f16700Schasinglulu #define RCC_APB1RSTSETR_UART8RST BIT(19) 859*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C1RST BIT(21) 860*91f16700Schasinglulu #define RCC_APB1RSTSETR_I2C2RST BIT(22) 861*91f16700Schasinglulu #define RCC_APB1RSTSETR_SPDIFRST BIT(26) 862*91f16700Schasinglulu 863*91f16700Schasinglulu /* RCC_APB1RSTCLRR register fields */ 864*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM2RST BIT(0) 865*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM3RST BIT(1) 866*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM4RST BIT(2) 867*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM5RST BIT(3) 868*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM6RST BIT(4) 869*91f16700Schasinglulu #define RCC_APB1RSTCLRR_TIM7RST BIT(5) 870*91f16700Schasinglulu #define RCC_APB1RSTCLRR_LPTIM1RST BIT(9) 871*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPI2RST BIT(11) 872*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPI3RST BIT(12) 873*91f16700Schasinglulu #define RCC_APB1RSTCLRR_USART3RST BIT(15) 874*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART4RST BIT(16) 875*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART5RST BIT(17) 876*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART7RST BIT(18) 877*91f16700Schasinglulu #define RCC_APB1RSTCLRR_UART8RST BIT(19) 878*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C1RST BIT(21) 879*91f16700Schasinglulu #define RCC_APB1RSTCLRR_I2C2RST BIT(22) 880*91f16700Schasinglulu #define RCC_APB1RSTCLRR_SPDIFRST BIT(26) 881*91f16700Schasinglulu 882*91f16700Schasinglulu /* RCC_APB2RSTSETR register fields */ 883*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM1RST BIT(0) 884*91f16700Schasinglulu #define RCC_APB2RSTSETR_TIM8RST BIT(1) 885*91f16700Schasinglulu #define RCC_APB2RSTSETR_SPI1RST BIT(8) 886*91f16700Schasinglulu #define RCC_APB2RSTSETR_USART6RST BIT(13) 887*91f16700Schasinglulu #define RCC_APB2RSTSETR_SAI1RST BIT(16) 888*91f16700Schasinglulu #define RCC_APB2RSTSETR_SAI2RST BIT(17) 889*91f16700Schasinglulu #define RCC_APB2RSTSETR_DFSDMRST BIT(20) 890*91f16700Schasinglulu #define RCC_APB2RSTSETR_FDCANRST BIT(24) 891*91f16700Schasinglulu 892*91f16700Schasinglulu /* RCC_APB2RSTCLRR register fields */ 893*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM1RST BIT(0) 894*91f16700Schasinglulu #define RCC_APB2RSTCLRR_TIM8RST BIT(1) 895*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SPI1RST BIT(8) 896*91f16700Schasinglulu #define RCC_APB2RSTCLRR_USART6RST BIT(13) 897*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SAI1RST BIT(16) 898*91f16700Schasinglulu #define RCC_APB2RSTCLRR_SAI2RST BIT(17) 899*91f16700Schasinglulu #define RCC_APB2RSTCLRR_DFSDMRST BIT(20) 900*91f16700Schasinglulu #define RCC_APB2RSTCLRR_FDCANRST BIT(24) 901*91f16700Schasinglulu 902*91f16700Schasinglulu /* RCC_APB3RSTSETR register fields */ 903*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM2RST BIT(0) 904*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM3RST BIT(1) 905*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM4RST BIT(2) 906*91f16700Schasinglulu #define RCC_APB3RSTSETR_LPTIM5RST BIT(3) 907*91f16700Schasinglulu #define RCC_APB3RSTSETR_SYSCFGRST BIT(11) 908*91f16700Schasinglulu #define RCC_APB3RSTSETR_VREFRST BIT(13) 909*91f16700Schasinglulu #define RCC_APB3RSTSETR_DTSRST BIT(16) 910*91f16700Schasinglulu #define RCC_APB3RSTSETR_PMBCTRLRST BIT(17) 911*91f16700Schasinglulu 912*91f16700Schasinglulu /* RCC_APB3RSTCLRR register fields */ 913*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM2RST BIT(0) 914*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM3RST BIT(1) 915*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM4RST BIT(2) 916*91f16700Schasinglulu #define RCC_APB3RSTCLRR_LPTIM5RST BIT(3) 917*91f16700Schasinglulu #define RCC_APB3RSTCLRR_SYSCFGRST BIT(11) 918*91f16700Schasinglulu #define RCC_APB3RSTCLRR_VREFRST BIT(13) 919*91f16700Schasinglulu #define RCC_APB3RSTCLRR_DTSRST BIT(16) 920*91f16700Schasinglulu #define RCC_APB3RSTCLRR_PMBCTRLRST BIT(17) 921*91f16700Schasinglulu 922*91f16700Schasinglulu /* RCC_APB4RSTSETR register fields */ 923*91f16700Schasinglulu #define RCC_APB4RSTSETR_LTDCRST BIT(0) 924*91f16700Schasinglulu #define RCC_APB4RSTSETR_DCMIPPRST BIT(1) 925*91f16700Schasinglulu #define RCC_APB4RSTSETR_DDRPERFMRST BIT(8) 926*91f16700Schasinglulu #define RCC_APB4RSTSETR_USBPHYRST BIT(16) 927*91f16700Schasinglulu 928*91f16700Schasinglulu /* RCC_APB4RSTCLRR register fields */ 929*91f16700Schasinglulu #define RCC_APB4RSTCLRR_LTDCRST BIT(0) 930*91f16700Schasinglulu #define RCC_APB4RSTCLRR_DCMIPPRST BIT(1) 931*91f16700Schasinglulu #define RCC_APB4RSTCLRR_DDRPERFMRST BIT(8) 932*91f16700Schasinglulu #define RCC_APB4RSTCLRR_USBPHYRST BIT(16) 933*91f16700Schasinglulu 934*91f16700Schasinglulu /* RCC_APB5RSTSETR register fields */ 935*91f16700Schasinglulu #define RCC_APB5RSTSETR_STGENRST BIT(20) 936*91f16700Schasinglulu 937*91f16700Schasinglulu /* RCC_APB5RSTCLRR register fields */ 938*91f16700Schasinglulu #define RCC_APB5RSTCLRR_STGENRST BIT(20) 939*91f16700Schasinglulu 940*91f16700Schasinglulu /* RCC_APB6RSTSETR register fields */ 941*91f16700Schasinglulu #define RCC_APB6RSTSETR_USART1RST BIT(0) 942*91f16700Schasinglulu #define RCC_APB6RSTSETR_USART2RST BIT(1) 943*91f16700Schasinglulu #define RCC_APB6RSTSETR_SPI4RST BIT(2) 944*91f16700Schasinglulu #define RCC_APB6RSTSETR_SPI5RST BIT(3) 945*91f16700Schasinglulu #define RCC_APB6RSTSETR_I2C3RST BIT(4) 946*91f16700Schasinglulu #define RCC_APB6RSTSETR_I2C4RST BIT(5) 947*91f16700Schasinglulu #define RCC_APB6RSTSETR_I2C5RST BIT(6) 948*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM12RST BIT(7) 949*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM13RST BIT(8) 950*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM14RST BIT(9) 951*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM15RST BIT(10) 952*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM16RST BIT(11) 953*91f16700Schasinglulu #define RCC_APB6RSTSETR_TIM17RST BIT(12) 954*91f16700Schasinglulu 955*91f16700Schasinglulu /* RCC_APB6RSTCLRR register fields */ 956*91f16700Schasinglulu #define RCC_APB6RSTCLRR_USART1RST BIT(0) 957*91f16700Schasinglulu #define RCC_APB6RSTCLRR_USART2RST BIT(1) 958*91f16700Schasinglulu #define RCC_APB6RSTCLRR_SPI4RST BIT(2) 959*91f16700Schasinglulu #define RCC_APB6RSTCLRR_SPI5RST BIT(3) 960*91f16700Schasinglulu #define RCC_APB6RSTCLRR_I2C3RST BIT(4) 961*91f16700Schasinglulu #define RCC_APB6RSTCLRR_I2C4RST BIT(5) 962*91f16700Schasinglulu #define RCC_APB6RSTCLRR_I2C5RST BIT(6) 963*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM12RST BIT(7) 964*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM13RST BIT(8) 965*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM14RST BIT(9) 966*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM15RST BIT(10) 967*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM16RST BIT(11) 968*91f16700Schasinglulu #define RCC_APB6RSTCLRR_TIM17RST BIT(12) 969*91f16700Schasinglulu 970*91f16700Schasinglulu /* RCC_AHB2RSTSETR register fields */ 971*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMA1RST BIT(0) 972*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMA2RST BIT(1) 973*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMAMUX1RST BIT(2) 974*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMA3RST BIT(3) 975*91f16700Schasinglulu #define RCC_AHB2RSTSETR_DMAMUX2RST BIT(4) 976*91f16700Schasinglulu #define RCC_AHB2RSTSETR_ADC1RST BIT(5) 977*91f16700Schasinglulu #define RCC_AHB2RSTSETR_ADC2RST BIT(6) 978*91f16700Schasinglulu #define RCC_AHB2RSTSETR_USBORST BIT(8) 979*91f16700Schasinglulu 980*91f16700Schasinglulu /* RCC_AHB2RSTCLRR register fields */ 981*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMA1RST BIT(0) 982*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMA2RST BIT(1) 983*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMAMUX1RST BIT(2) 984*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMA3RST BIT(3) 985*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_DMAMUX2RST BIT(4) 986*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_ADC1RST BIT(5) 987*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_ADC2RST BIT(6) 988*91f16700Schasinglulu #define RCC_AHB2RSTCLRR_USBORST BIT(8) 989*91f16700Schasinglulu 990*91f16700Schasinglulu /* RCC_AHB4RSTSETR register fields */ 991*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOARST BIT(0) 992*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOBRST BIT(1) 993*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOCRST BIT(2) 994*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIODRST BIT(3) 995*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOERST BIT(4) 996*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOFRST BIT(5) 997*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOGRST BIT(6) 998*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOHRST BIT(7) 999*91f16700Schasinglulu #define RCC_AHB4RSTSETR_GPIOIRST BIT(8) 1000*91f16700Schasinglulu #define RCC_AHB4RSTSETR_TSCRST BIT(15) 1001*91f16700Schasinglulu 1002*91f16700Schasinglulu /* RCC_AHB4RSTCLRR register fields */ 1003*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOARST BIT(0) 1004*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOBRST BIT(1) 1005*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOCRST BIT(2) 1006*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIODRST BIT(3) 1007*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOERST BIT(4) 1008*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOFRST BIT(5) 1009*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOGRST BIT(6) 1010*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOHRST BIT(7) 1011*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_GPIOIRST BIT(8) 1012*91f16700Schasinglulu #define RCC_AHB4RSTCLRR_TSCRST BIT(15) 1013*91f16700Schasinglulu 1014*91f16700Schasinglulu /* RCC_AHB5RSTSETR register fields */ 1015*91f16700Schasinglulu #define RCC_AHB5RSTSETR_PKARST BIT(2) 1016*91f16700Schasinglulu #define RCC_AHB5RSTSETR_SAESRST BIT(3) 1017*91f16700Schasinglulu #define RCC_AHB5RSTSETR_CRYP1RST BIT(4) 1018*91f16700Schasinglulu #define RCC_AHB5RSTSETR_HASH1RST BIT(5) 1019*91f16700Schasinglulu #define RCC_AHB5RSTSETR_RNG1RST BIT(6) 1020*91f16700Schasinglulu #define RCC_AHB5RSTSETR_AXIMCRST BIT(16) 1021*91f16700Schasinglulu 1022*91f16700Schasinglulu /* RCC_AHB5RSTCLRR register fields */ 1023*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_PKARST BIT(2) 1024*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_SAESRST BIT(3) 1025*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_CRYP1RST BIT(4) 1026*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_HASH1RST BIT(5) 1027*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_RNG1RST BIT(6) 1028*91f16700Schasinglulu #define RCC_AHB5RSTCLRR_AXIMCRST BIT(16) 1029*91f16700Schasinglulu 1030*91f16700Schasinglulu /* RCC_AHB6RSTSETR register fields */ 1031*91f16700Schasinglulu #define RCC_AHB6RSTSETR_MDMARST BIT(0) 1032*91f16700Schasinglulu #define RCC_AHB6RSTSETR_MCERST BIT(1) 1033*91f16700Schasinglulu #define RCC_AHB6RSTSETR_ETH1MACRST BIT(10) 1034*91f16700Schasinglulu #define RCC_AHB6RSTSETR_FMCRST BIT(12) 1035*91f16700Schasinglulu #define RCC_AHB6RSTSETR_QSPIRST BIT(14) 1036*91f16700Schasinglulu #define RCC_AHB6RSTSETR_SDMMC1RST BIT(16) 1037*91f16700Schasinglulu #define RCC_AHB6RSTSETR_SDMMC2RST BIT(17) 1038*91f16700Schasinglulu #define RCC_AHB6RSTSETR_CRC1RST BIT(20) 1039*91f16700Schasinglulu #define RCC_AHB6RSTSETR_USBHRST BIT(24) 1040*91f16700Schasinglulu #define RCC_AHB6RSTSETR_ETH2MACRST BIT(30) 1041*91f16700Schasinglulu 1042*91f16700Schasinglulu /* RCC_AHB6RSTCLRR register fields */ 1043*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_MDMARST BIT(0) 1044*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_MCERST BIT(1) 1045*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_ETH1MACRST BIT(10) 1046*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_FMCRST BIT(12) 1047*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_QSPIRST BIT(14) 1048*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_SDMMC1RST BIT(16) 1049*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_SDMMC2RST BIT(17) 1050*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_CRC1RST BIT(20) 1051*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_USBHRST BIT(24) 1052*91f16700Schasinglulu #define RCC_AHB6RSTCLRR_ETH2MACRST BIT(30) 1053*91f16700Schasinglulu 1054*91f16700Schasinglulu /* RCC_MP_APB1ENSETR register fields */ 1055*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM2EN BIT(0) 1056*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM3EN BIT(1) 1057*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM4EN BIT(2) 1058*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM5EN BIT(3) 1059*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM6EN BIT(4) 1060*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_TIM7EN BIT(5) 1061*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_LPTIM1EN BIT(9) 1062*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPI2EN BIT(11) 1063*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPI3EN BIT(12) 1064*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_USART3EN BIT(15) 1065*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART4EN BIT(16) 1066*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART5EN BIT(17) 1067*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART7EN BIT(18) 1068*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_UART8EN BIT(19) 1069*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C1EN BIT(21) 1070*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_I2C2EN BIT(22) 1071*91f16700Schasinglulu #define RCC_MP_APB1ENSETR_SPDIFEN BIT(26) 1072*91f16700Schasinglulu 1073*91f16700Schasinglulu /* RCC_MP_APB1ENCLRR register fields */ 1074*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM2EN BIT(0) 1075*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM3EN BIT(1) 1076*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM4EN BIT(2) 1077*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM5EN BIT(3) 1078*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM6EN BIT(4) 1079*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_TIM7EN BIT(5) 1080*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_LPTIM1EN BIT(9) 1081*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPI2EN BIT(11) 1082*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPI3EN BIT(12) 1083*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_USART3EN BIT(15) 1084*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART4EN BIT(16) 1085*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART5EN BIT(17) 1086*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART7EN BIT(18) 1087*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_UART8EN BIT(19) 1088*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C1EN BIT(21) 1089*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_I2C2EN BIT(22) 1090*91f16700Schasinglulu #define RCC_MP_APB1ENCLRR_SPDIFEN BIT(26) 1091*91f16700Schasinglulu 1092*91f16700Schasinglulu /* RCC_MP_APB2ENSETR register fields */ 1093*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM1EN BIT(0) 1094*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_TIM8EN BIT(1) 1095*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SPI1EN BIT(8) 1096*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_USART6EN BIT(13) 1097*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SAI1EN BIT(16) 1098*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_SAI2EN BIT(17) 1099*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_DFSDMEN BIT(20) 1100*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_ADFSDMEN BIT(21) 1101*91f16700Schasinglulu #define RCC_MP_APB2ENSETR_FDCANEN BIT(24) 1102*91f16700Schasinglulu 1103*91f16700Schasinglulu /* RCC_MP_APB2ENCLRR register fields */ 1104*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM1EN BIT(0) 1105*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_TIM8EN BIT(1) 1106*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SPI1EN BIT(8) 1107*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_USART6EN BIT(13) 1108*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SAI1EN BIT(16) 1109*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_SAI2EN BIT(17) 1110*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_DFSDMEN BIT(20) 1111*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_ADFSDMEN BIT(21) 1112*91f16700Schasinglulu #define RCC_MP_APB2ENCLRR_FDCANEN BIT(24) 1113*91f16700Schasinglulu 1114*91f16700Schasinglulu /* RCC_MP_APB3ENSETR register fields */ 1115*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM2EN BIT(0) 1116*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM3EN BIT(1) 1117*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM4EN BIT(2) 1118*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_LPTIM5EN BIT(3) 1119*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_VREFEN BIT(13) 1120*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_DTSEN BIT(16) 1121*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_PMBCTRLEN BIT(17) 1122*91f16700Schasinglulu #define RCC_MP_APB3ENSETR_HDPEN BIT(20) 1123*91f16700Schasinglulu 1124*91f16700Schasinglulu /* RCC_MP_APB3ENCLRR register fields */ 1125*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM2EN BIT(0) 1126*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM3EN BIT(1) 1127*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM4EN BIT(2) 1128*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_LPTIM5EN BIT(3) 1129*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_VREFEN BIT(13) 1130*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_DTSEN BIT(16) 1131*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_PMBCTRLEN BIT(17) 1132*91f16700Schasinglulu #define RCC_MP_APB3ENCLRR_HDPEN BIT(20) 1133*91f16700Schasinglulu 1134*91f16700Schasinglulu /* RCC_MP_S_APB3ENSETR register fields */ 1135*91f16700Schasinglulu #define RCC_MP_S_APB3ENSETR_SYSCFGEN BIT(0) 1136*91f16700Schasinglulu 1137*91f16700Schasinglulu /* RCC_MP_S_APB3ENCLRR register fields */ 1138*91f16700Schasinglulu #define RCC_MP_S_APB3ENCLRR_SYSCFGEN BIT(0) 1139*91f16700Schasinglulu 1140*91f16700Schasinglulu /* RCC_MP_NS_APB3ENSETR register fields */ 1141*91f16700Schasinglulu #define RCC_MP_NS_APB3ENSETR_SYSCFGEN BIT(0) 1142*91f16700Schasinglulu 1143*91f16700Schasinglulu /* RCC_MP_NS_APB3ENCLRR register fields */ 1144*91f16700Schasinglulu #define RCC_MP_NS_APB3ENCLRR_SYSCFGEN BIT(0) 1145*91f16700Schasinglulu 1146*91f16700Schasinglulu /* RCC_MP_APB4ENSETR register fields */ 1147*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_DCMIPPEN BIT(1) 1148*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_DDRPERFMEN BIT(8) 1149*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_IWDG2APBEN BIT(15) 1150*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_USBPHYEN BIT(16) 1151*91f16700Schasinglulu #define RCC_MP_APB4ENSETR_STGENROEN BIT(20) 1152*91f16700Schasinglulu 1153*91f16700Schasinglulu /* RCC_MP_APB4ENCLRR register fields */ 1154*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_DCMIPPEN BIT(1) 1155*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_DDRPERFMEN BIT(8) 1156*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_IWDG2APBEN BIT(15) 1157*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_USBPHYEN BIT(16) 1158*91f16700Schasinglulu #define RCC_MP_APB4ENCLRR_STGENROEN BIT(20) 1159*91f16700Schasinglulu 1160*91f16700Schasinglulu /* RCC_MP_S_APB4ENSETR register fields */ 1161*91f16700Schasinglulu #define RCC_MP_S_APB4ENSETR_LTDCEN BIT(0) 1162*91f16700Schasinglulu 1163*91f16700Schasinglulu /* RCC_MP_S_APB4ENCLRR register fields */ 1164*91f16700Schasinglulu #define RCC_MP_S_APB4ENCLRR_LTDCEN BIT(0) 1165*91f16700Schasinglulu 1166*91f16700Schasinglulu /* RCC_MP_NS_APB4ENSETR register fields */ 1167*91f16700Schasinglulu #define RCC_MP_NS_APB4ENSETR_LTDCEN BIT(0) 1168*91f16700Schasinglulu 1169*91f16700Schasinglulu /* RCC_MP_NS_APB4ENCLRR register fields */ 1170*91f16700Schasinglulu #define RCC_MP_NS_APB4ENCLRR_LTDCEN BIT(0) 1171*91f16700Schasinglulu 1172*91f16700Schasinglulu /* RCC_MP_APB5ENSETR register fields */ 1173*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_RTCAPBEN BIT(8) 1174*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_TZCEN BIT(11) 1175*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_ETZPCEN BIT(13) 1176*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_IWDG1APBEN BIT(15) 1177*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_BSECEN BIT(16) 1178*91f16700Schasinglulu #define RCC_MP_APB5ENSETR_STGENCEN BIT(20) 1179*91f16700Schasinglulu 1180*91f16700Schasinglulu /* RCC_MP_APB5ENCLRR register fields */ 1181*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_RTCAPBEN BIT(8) 1182*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_TZCEN BIT(11) 1183*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_ETZPCEN BIT(13) 1184*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_IWDG1APBEN BIT(15) 1185*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_BSECEN BIT(16) 1186*91f16700Schasinglulu #define RCC_MP_APB5ENCLRR_STGENCEN BIT(20) 1187*91f16700Schasinglulu 1188*91f16700Schasinglulu /* RCC_MP_APB6ENSETR register fields */ 1189*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_USART1EN BIT(0) 1190*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_USART2EN BIT(1) 1191*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_SPI4EN BIT(2) 1192*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_SPI5EN BIT(3) 1193*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_I2C3EN BIT(4) 1194*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_I2C4EN BIT(5) 1195*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_I2C5EN BIT(6) 1196*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM12EN BIT(7) 1197*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM13EN BIT(8) 1198*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM14EN BIT(9) 1199*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM15EN BIT(10) 1200*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM16EN BIT(11) 1201*91f16700Schasinglulu #define RCC_MP_APB6ENSETR_TIM17EN BIT(12) 1202*91f16700Schasinglulu 1203*91f16700Schasinglulu /* RCC_MP_APB6ENCLRR register fields */ 1204*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_USART1EN BIT(0) 1205*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_USART2EN BIT(1) 1206*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_SPI4EN BIT(2) 1207*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_SPI5EN BIT(3) 1208*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_I2C3EN BIT(4) 1209*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_I2C4EN BIT(5) 1210*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_I2C5EN BIT(6) 1211*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM12EN BIT(7) 1212*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM13EN BIT(8) 1213*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM14EN BIT(9) 1214*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM15EN BIT(10) 1215*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM16EN BIT(11) 1216*91f16700Schasinglulu #define RCC_MP_APB6ENCLRR_TIM17EN BIT(12) 1217*91f16700Schasinglulu 1218*91f16700Schasinglulu /* RCC_MP_AHB2ENSETR register fields */ 1219*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMA1EN BIT(0) 1220*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMA2EN BIT(1) 1221*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMAMUX1EN BIT(2) 1222*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMA3EN BIT(3) 1223*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_DMAMUX2EN BIT(4) 1224*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_ADC1EN BIT(5) 1225*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_ADC2EN BIT(6) 1226*91f16700Schasinglulu #define RCC_MP_AHB2ENSETR_USBOEN BIT(8) 1227*91f16700Schasinglulu 1228*91f16700Schasinglulu /* RCC_MP_AHB2ENCLRR register fields */ 1229*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMA1EN BIT(0) 1230*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMA2EN BIT(1) 1231*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMAMUX1EN BIT(2) 1232*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMA3EN BIT(3) 1233*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_DMAMUX2EN BIT(4) 1234*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_ADC1EN BIT(5) 1235*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_ADC2EN BIT(6) 1236*91f16700Schasinglulu #define RCC_MP_AHB2ENCLRR_USBOEN BIT(8) 1237*91f16700Schasinglulu 1238*91f16700Schasinglulu /* RCC_MP_AHB4ENSETR register fields */ 1239*91f16700Schasinglulu #define RCC_MP_AHB4ENSETR_TSCEN BIT(15) 1240*91f16700Schasinglulu 1241*91f16700Schasinglulu /* RCC_MP_AHB4ENCLRR register fields */ 1242*91f16700Schasinglulu #define RCC_MP_AHB4ENCLRR_TSCEN BIT(15) 1243*91f16700Schasinglulu 1244*91f16700Schasinglulu /* RCC_MP_S_AHB4ENSETR register fields */ 1245*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOAEN BIT(0) 1246*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOBEN BIT(1) 1247*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOCEN BIT(2) 1248*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIODEN BIT(3) 1249*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOEEN BIT(4) 1250*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOFEN BIT(5) 1251*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOGEN BIT(6) 1252*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOHEN BIT(7) 1253*91f16700Schasinglulu #define RCC_MP_S_AHB4ENSETR_GPIOIEN BIT(8) 1254*91f16700Schasinglulu 1255*91f16700Schasinglulu /* RCC_MP_S_AHB4ENCLRR register fields */ 1256*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOAEN BIT(0) 1257*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOBEN BIT(1) 1258*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOCEN BIT(2) 1259*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIODEN BIT(3) 1260*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOEEN BIT(4) 1261*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOFEN BIT(5) 1262*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOGEN BIT(6) 1263*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOHEN BIT(7) 1264*91f16700Schasinglulu #define RCC_MP_S_AHB4ENCLRR_GPIOIEN BIT(8) 1265*91f16700Schasinglulu 1266*91f16700Schasinglulu /* RCC_MP_NS_AHB4ENSETR register fields */ 1267*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOAEN BIT(0) 1268*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOBEN BIT(1) 1269*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOCEN BIT(2) 1270*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIODEN BIT(3) 1271*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOEEN BIT(4) 1272*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOFEN BIT(5) 1273*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOGEN BIT(6) 1274*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOHEN BIT(7) 1275*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENSETR_GPIOIEN BIT(8) 1276*91f16700Schasinglulu 1277*91f16700Schasinglulu /* RCC_MP_NS_AHB4ENCLRR register fields */ 1278*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOAEN BIT(0) 1279*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOBEN BIT(1) 1280*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOCEN BIT(2) 1281*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIODEN BIT(3) 1282*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOEEN BIT(4) 1283*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOFEN BIT(5) 1284*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOGEN BIT(6) 1285*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOHEN BIT(7) 1286*91f16700Schasinglulu #define RCC_MP_NS_AHB4ENCLRR_GPIOIEN BIT(8) 1287*91f16700Schasinglulu 1288*91f16700Schasinglulu /* RCC_MP_AHB5ENSETR register fields */ 1289*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_PKAEN BIT(2) 1290*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_SAESEN BIT(3) 1291*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_CRYP1EN BIT(4) 1292*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_HASH1EN BIT(5) 1293*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_RNG1EN BIT(6) 1294*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_BKPSRAMEN BIT(8) 1295*91f16700Schasinglulu #define RCC_MP_AHB5ENSETR_AXIMCEN BIT(16) 1296*91f16700Schasinglulu 1297*91f16700Schasinglulu /* RCC_MP_AHB5ENCLRR register fields */ 1298*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_PKAEN BIT(2) 1299*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_SAESEN BIT(3) 1300*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_CRYP1EN BIT(4) 1301*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_HASH1EN BIT(5) 1302*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_RNG1EN BIT(6) 1303*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_BKPSRAMEN BIT(8) 1304*91f16700Schasinglulu #define RCC_MP_AHB5ENCLRR_AXIMCEN BIT(16) 1305*91f16700Schasinglulu 1306*91f16700Schasinglulu /* RCC_MP_AHB6ENSETR register fields */ 1307*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_MCEEN BIT(1) 1308*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH1CKEN BIT(7) 1309*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH1TXEN BIT(8) 1310*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH1RXEN BIT(9) 1311*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH1MACEN BIT(10) 1312*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_FMCEN BIT(12) 1313*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_QSPIEN BIT(14) 1314*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_SDMMC1EN BIT(16) 1315*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_SDMMC2EN BIT(17) 1316*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_CRC1EN BIT(20) 1317*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_USBHEN BIT(24) 1318*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH2CKEN BIT(27) 1319*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH2TXEN BIT(28) 1320*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH2RXEN BIT(29) 1321*91f16700Schasinglulu #define RCC_MP_AHB6ENSETR_ETH2MACEN BIT(30) 1322*91f16700Schasinglulu 1323*91f16700Schasinglulu /* RCC_MP_AHB6ENCLRR register fields */ 1324*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_MCEEN BIT(1) 1325*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH1CKEN BIT(7) 1326*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH1TXEN BIT(8) 1327*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH1RXEN BIT(9) 1328*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH1MACEN BIT(10) 1329*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_FMCEN BIT(12) 1330*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_QSPIEN BIT(14) 1331*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_SDMMC1EN BIT(16) 1332*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_SDMMC2EN BIT(17) 1333*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_CRC1EN BIT(20) 1334*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_USBHEN BIT(24) 1335*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH2CKEN BIT(27) 1336*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH2TXEN BIT(28) 1337*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH2RXEN BIT(29) 1338*91f16700Schasinglulu #define RCC_MP_AHB6ENCLRR_ETH2MACEN BIT(30) 1339*91f16700Schasinglulu 1340*91f16700Schasinglulu /* RCC_MP_S_AHB6ENSETR register fields */ 1341*91f16700Schasinglulu #define RCC_MP_S_AHB6ENSETR_MDMAEN BIT(0) 1342*91f16700Schasinglulu 1343*91f16700Schasinglulu /* RCC_MP_S_AHB6ENCLRR register fields */ 1344*91f16700Schasinglulu #define RCC_MP_S_AHB6ENCLRR_MDMAEN BIT(0) 1345*91f16700Schasinglulu 1346*91f16700Schasinglulu /* RCC_MP_NS_AHB6ENSETR register fields */ 1347*91f16700Schasinglulu #define RCC_MP_NS_AHB6ENSETR_MDMAEN BIT(0) 1348*91f16700Schasinglulu 1349*91f16700Schasinglulu /* RCC_MP_NS_AHB6ENCLRR register fields */ 1350*91f16700Schasinglulu #define RCC_MP_NS_AHB6ENCLRR_MDMAEN BIT(0) 1351*91f16700Schasinglulu 1352*91f16700Schasinglulu /* RCC_MP_APB1LPENSETR register fields */ 1353*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM2LPEN BIT(0) 1354*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM3LPEN BIT(1) 1355*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM4LPEN BIT(2) 1356*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM5LPEN BIT(3) 1357*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM6LPEN BIT(4) 1358*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_TIM7LPEN BIT(5) 1359*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_LPTIM1LPEN BIT(9) 1360*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPI2LPEN BIT(11) 1361*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPI3LPEN BIT(12) 1362*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_USART3LPEN BIT(15) 1363*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART4LPEN BIT(16) 1364*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART5LPEN BIT(17) 1365*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART7LPEN BIT(18) 1366*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_UART8LPEN BIT(19) 1367*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C1LPEN BIT(21) 1368*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_I2C2LPEN BIT(22) 1369*91f16700Schasinglulu #define RCC_MP_APB1LPENSETR_SPDIFLPEN BIT(26) 1370*91f16700Schasinglulu 1371*91f16700Schasinglulu /* RCC_MP_APB1LPENCLRR register fields */ 1372*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM2LPEN BIT(0) 1373*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM3LPEN BIT(1) 1374*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM4LPEN BIT(2) 1375*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM5LPEN BIT(3) 1376*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM6LPEN BIT(4) 1377*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_TIM7LPEN BIT(5) 1378*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_LPTIM1LPEN BIT(9) 1379*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPI2LPEN BIT(11) 1380*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPI3LPEN BIT(12) 1381*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_USART3LPEN BIT(15) 1382*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART4LPEN BIT(16) 1383*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART5LPEN BIT(17) 1384*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART7LPEN BIT(18) 1385*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_UART8LPEN BIT(19) 1386*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C1LPEN BIT(21) 1387*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_I2C2LPEN BIT(22) 1388*91f16700Schasinglulu #define RCC_MP_APB1LPENCLRR_SPDIFLPEN BIT(26) 1389*91f16700Schasinglulu 1390*91f16700Schasinglulu /* RCC_MP_APB2LPENSETR register fields */ 1391*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM1LPEN BIT(0) 1392*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_TIM8LPEN BIT(1) 1393*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SPI1LPEN BIT(8) 1394*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_USART6LPEN BIT(13) 1395*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SAI1LPEN BIT(16) 1396*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_SAI2LPEN BIT(17) 1397*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_DFSDMLPEN BIT(20) 1398*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_ADFSDMLPEN BIT(21) 1399*91f16700Schasinglulu #define RCC_MP_APB2LPENSETR_FDCANLPEN BIT(24) 1400*91f16700Schasinglulu 1401*91f16700Schasinglulu /* RCC_MP_APB2LPENCLRR register fields */ 1402*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM1LPEN BIT(0) 1403*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_TIM8LPEN BIT(1) 1404*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SPI1LPEN BIT(8) 1405*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_USART6LPEN BIT(13) 1406*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SAI1LPEN BIT(16) 1407*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_SAI2LPEN BIT(17) 1408*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_DFSDMLPEN BIT(20) 1409*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_ADFSDMLPEN BIT(21) 1410*91f16700Schasinglulu #define RCC_MP_APB2LPENCLRR_FDCANLPEN BIT(24) 1411*91f16700Schasinglulu 1412*91f16700Schasinglulu /* RCC_MP_APB3LPENSETR register fields */ 1413*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM2LPEN BIT(0) 1414*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM3LPEN BIT(1) 1415*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM4LPEN BIT(2) 1416*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_LPTIM5LPEN BIT(3) 1417*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_VREFLPEN BIT(13) 1418*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_DTSLPEN BIT(16) 1419*91f16700Schasinglulu #define RCC_MP_APB3LPENSETR_PMBCTRLLPEN BIT(17) 1420*91f16700Schasinglulu 1421*91f16700Schasinglulu /* RCC_MP_APB3LPENCLRR register fields */ 1422*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM2LPEN BIT(0) 1423*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM3LPEN BIT(1) 1424*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM4LPEN BIT(2) 1425*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_LPTIM5LPEN BIT(3) 1426*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_VREFLPEN BIT(13) 1427*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_DTSLPEN BIT(16) 1428*91f16700Schasinglulu #define RCC_MP_APB3LPENCLRR_PMBCTRLLPEN BIT(17) 1429*91f16700Schasinglulu 1430*91f16700Schasinglulu /* RCC_MP_S_APB3LPENSETR register fields */ 1431*91f16700Schasinglulu #define RCC_MP_S_APB3LPENSETR_SYSCFGLPEN BIT(0) 1432*91f16700Schasinglulu 1433*91f16700Schasinglulu /* RCC_MP_S_APB3LPENCLRR register fields */ 1434*91f16700Schasinglulu #define RCC_MP_S_APB3LPENCLRR_SYSCFGLPEN BIT(0) 1435*91f16700Schasinglulu 1436*91f16700Schasinglulu /* RCC_MP_NS_APB3LPENSETR register fields */ 1437*91f16700Schasinglulu #define RCC_MP_NS_APB3LPENSETR_SYSCFGLPEN BIT(0) 1438*91f16700Schasinglulu 1439*91f16700Schasinglulu /* RCC_MP_NS_APB3LPENCLRR register fields */ 1440*91f16700Schasinglulu #define RCC_MP_NS_APB3LPENCLRR_SYSCFGLPEN BIT(0) 1441*91f16700Schasinglulu 1442*91f16700Schasinglulu /* RCC_MP_APB4LPENSETR register fields */ 1443*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_DCMIPPLPEN BIT(1) 1444*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_DDRPERFMLPEN BIT(8) 1445*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_IWDG2APBLPEN BIT(15) 1446*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_USBPHYLPEN BIT(16) 1447*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_STGENROLPEN BIT(20) 1448*91f16700Schasinglulu #define RCC_MP_APB4LPENSETR_STGENROSTPEN BIT(21) 1449*91f16700Schasinglulu 1450*91f16700Schasinglulu /* RCC_MP_APB4LPENCLRR register fields */ 1451*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_DCMIPPLPEN BIT(1) 1452*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_DDRPERFMLPEN BIT(8) 1453*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_IWDG2APBLPEN BIT(15) 1454*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_USBPHYLPEN BIT(16) 1455*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_STGENROLPEN BIT(20) 1456*91f16700Schasinglulu #define RCC_MP_APB4LPENCLRR_STGENROSTPEN BIT(21) 1457*91f16700Schasinglulu 1458*91f16700Schasinglulu /* RCC_MP_S_APB4LPENSETR register fields */ 1459*91f16700Schasinglulu #define RCC_MP_S_APB4LPENSETR_LTDCLPEN BIT(0) 1460*91f16700Schasinglulu 1461*91f16700Schasinglulu /* RCC_MP_S_APB4LPENCLRR register fields */ 1462*91f16700Schasinglulu #define RCC_MP_S_APB4LPENCLRR_LTDCLPEN BIT(0) 1463*91f16700Schasinglulu 1464*91f16700Schasinglulu /* RCC_MP_NS_APB4LPENSETR register fields */ 1465*91f16700Schasinglulu #define RCC_MP_NS_APB4LPENSETR_LTDCLPEN BIT(0) 1466*91f16700Schasinglulu 1467*91f16700Schasinglulu /* RCC_MP_NS_APB4LPENCLRR register fields */ 1468*91f16700Schasinglulu #define RCC_MP_NS_APB4LPENCLRR_LTDCLPEN BIT(0) 1469*91f16700Schasinglulu 1470*91f16700Schasinglulu /* RCC_MP_APB5LPENSETR register fields */ 1471*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_RTCAPBLPEN BIT(8) 1472*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_TZCLPEN BIT(11) 1473*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_ETZPCLPEN BIT(13) 1474*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_IWDG1APBLPEN BIT(15) 1475*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_BSECLPEN BIT(16) 1476*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_STGENCLPEN BIT(20) 1477*91f16700Schasinglulu #define RCC_MP_APB5LPENSETR_STGENCSTPEN BIT(21) 1478*91f16700Schasinglulu 1479*91f16700Schasinglulu /* RCC_MP_APB5LPENCLRR register fields */ 1480*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_RTCAPBLPEN BIT(8) 1481*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_TZCLPEN BIT(11) 1482*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_ETZPCLPEN BIT(13) 1483*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_IWDG1APBLPEN BIT(15) 1484*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_BSECLPEN BIT(16) 1485*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_STGENCLPEN BIT(20) 1486*91f16700Schasinglulu #define RCC_MP_APB5LPENCLRR_STGENCSTPEN BIT(21) 1487*91f16700Schasinglulu 1488*91f16700Schasinglulu /* RCC_MP_APB6LPENSETR register fields */ 1489*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_USART1LPEN BIT(0) 1490*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_USART2LPEN BIT(1) 1491*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_SPI4LPEN BIT(2) 1492*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_SPI5LPEN BIT(3) 1493*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_I2C3LPEN BIT(4) 1494*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_I2C4LPEN BIT(5) 1495*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_I2C5LPEN BIT(6) 1496*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM12LPEN BIT(7) 1497*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM13LPEN BIT(8) 1498*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM14LPEN BIT(9) 1499*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM15LPEN BIT(10) 1500*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM16LPEN BIT(11) 1501*91f16700Schasinglulu #define RCC_MP_APB6LPENSETR_TIM17LPEN BIT(12) 1502*91f16700Schasinglulu 1503*91f16700Schasinglulu /* RCC_MP_APB6LPENCLRR register fields */ 1504*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_USART1LPEN BIT(0) 1505*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_USART2LPEN BIT(1) 1506*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_SPI4LPEN BIT(2) 1507*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_SPI5LPEN BIT(3) 1508*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_I2C3LPEN BIT(4) 1509*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_I2C4LPEN BIT(5) 1510*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_I2C5LPEN BIT(6) 1511*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM12LPEN BIT(7) 1512*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM13LPEN BIT(8) 1513*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM14LPEN BIT(9) 1514*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM15LPEN BIT(10) 1515*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM16LPEN BIT(11) 1516*91f16700Schasinglulu #define RCC_MP_APB6LPENCLRR_TIM17LPEN BIT(12) 1517*91f16700Schasinglulu 1518*91f16700Schasinglulu /* RCC_MP_AHB2LPENSETR register fields */ 1519*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMA1LPEN BIT(0) 1520*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMA2LPEN BIT(1) 1521*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMAMUX1LPEN BIT(2) 1522*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMA3LPEN BIT(3) 1523*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_DMAMUX2LPEN BIT(4) 1524*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_ADC1LPEN BIT(5) 1525*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_ADC2LPEN BIT(6) 1526*91f16700Schasinglulu #define RCC_MP_AHB2LPENSETR_USBOLPEN BIT(8) 1527*91f16700Schasinglulu 1528*91f16700Schasinglulu /* RCC_MP_AHB2LPENCLRR register fields */ 1529*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMA1LPEN BIT(0) 1530*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMA2LPEN BIT(1) 1531*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMAMUX1LPEN BIT(2) 1532*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMA3LPEN BIT(3) 1533*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_DMAMUX2LPEN BIT(4) 1534*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_ADC1LPEN BIT(5) 1535*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_ADC2LPEN BIT(6) 1536*91f16700Schasinglulu #define RCC_MP_AHB2LPENCLRR_USBOLPEN BIT(8) 1537*91f16700Schasinglulu 1538*91f16700Schasinglulu /* RCC_MP_AHB4LPENSETR register fields */ 1539*91f16700Schasinglulu #define RCC_MP_AHB4LPENSETR_TSCLPEN BIT(15) 1540*91f16700Schasinglulu 1541*91f16700Schasinglulu /* RCC_MP_AHB4LPENCLRR register fields */ 1542*91f16700Schasinglulu #define RCC_MP_AHB4LPENCLRR_TSCLPEN BIT(15) 1543*91f16700Schasinglulu 1544*91f16700Schasinglulu /* RCC_MP_S_AHB4LPENSETR register fields */ 1545*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOALPEN BIT(0) 1546*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOBLPEN BIT(1) 1547*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOCLPEN BIT(2) 1548*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIODLPEN BIT(3) 1549*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOELPEN BIT(4) 1550*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOFLPEN BIT(5) 1551*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOGLPEN BIT(6) 1552*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOHLPEN BIT(7) 1553*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENSETR_GPIOILPEN BIT(8) 1554*91f16700Schasinglulu 1555*91f16700Schasinglulu /* RCC_MP_S_AHB4LPENCLRR register fields */ 1556*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOALPEN BIT(0) 1557*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOBLPEN BIT(1) 1558*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOCLPEN BIT(2) 1559*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIODLPEN BIT(3) 1560*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOELPEN BIT(4) 1561*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOFLPEN BIT(5) 1562*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOGLPEN BIT(6) 1563*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOHLPEN BIT(7) 1564*91f16700Schasinglulu #define RCC_MP_S_AHB4LPENCLRR_GPIOILPEN BIT(8) 1565*91f16700Schasinglulu 1566*91f16700Schasinglulu /* RCC_MP_NS_AHB4LPENSETR register fields */ 1567*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOALPEN BIT(0) 1568*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOBLPEN BIT(1) 1569*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOCLPEN BIT(2) 1570*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIODLPEN BIT(3) 1571*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOELPEN BIT(4) 1572*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOFLPEN BIT(5) 1573*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOGLPEN BIT(6) 1574*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOHLPEN BIT(7) 1575*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENSETR_GPIOILPEN BIT(8) 1576*91f16700Schasinglulu 1577*91f16700Schasinglulu /* RCC_MP_NS_AHB4LPENCLRR register fields */ 1578*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOALPEN BIT(0) 1579*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOBLPEN BIT(1) 1580*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOCLPEN BIT(2) 1581*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIODLPEN BIT(3) 1582*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOELPEN BIT(4) 1583*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOFLPEN BIT(5) 1584*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOGLPEN BIT(6) 1585*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOHLPEN BIT(7) 1586*91f16700Schasinglulu #define RCC_MP_NS_AHB4LPENCLRR_GPIOILPEN BIT(8) 1587*91f16700Schasinglulu 1588*91f16700Schasinglulu /* RCC_MP_AHB5LPENSETR register fields */ 1589*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_PKALPEN BIT(2) 1590*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_SAESLPEN BIT(3) 1591*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_CRYP1LPEN BIT(4) 1592*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_HASH1LPEN BIT(5) 1593*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_RNG1LPEN BIT(6) 1594*91f16700Schasinglulu #define RCC_MP_AHB5LPENSETR_BKPSRAMLPEN BIT(8) 1595*91f16700Schasinglulu 1596*91f16700Schasinglulu /* RCC_MP_AHB5LPENCLRR register fields */ 1597*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_PKALPEN BIT(2) 1598*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_SAESLPEN BIT(3) 1599*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_CRYP1LPEN BIT(4) 1600*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_HASH1LPEN BIT(5) 1601*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_RNG1LPEN BIT(6) 1602*91f16700Schasinglulu #define RCC_MP_AHB5LPENCLRR_BKPSRAMLPEN BIT(8) 1603*91f16700Schasinglulu 1604*91f16700Schasinglulu /* RCC_MP_AHB6LPENSETR register fields */ 1605*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_MCELPEN BIT(1) 1606*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH1CKLPEN BIT(7) 1607*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH1TXLPEN BIT(8) 1608*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH1RXLPEN BIT(9) 1609*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH1MACLPEN BIT(10) 1610*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH1STPEN BIT(11) 1611*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_FMCLPEN BIT(12) 1612*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_QSPILPEN BIT(14) 1613*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_SDMMC1LPEN BIT(16) 1614*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_SDMMC2LPEN BIT(17) 1615*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_CRC1LPEN BIT(20) 1616*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_USBHLPEN BIT(24) 1617*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH2CKLPEN BIT(27) 1618*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH2TXLPEN BIT(28) 1619*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH2RXLPEN BIT(29) 1620*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH2MACLPEN BIT(30) 1621*91f16700Schasinglulu #define RCC_MP_AHB6LPENSETR_ETH2STPEN BIT(31) 1622*91f16700Schasinglulu 1623*91f16700Schasinglulu /* RCC_MP_AHB6LPENCLRR register fields */ 1624*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_MCELPEN BIT(1) 1625*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH1CKLPEN BIT(7) 1626*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH1TXLPEN BIT(8) 1627*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH1RXLPEN BIT(9) 1628*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH1MACLPEN BIT(10) 1629*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH1STPEN BIT(11) 1630*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_FMCLPEN BIT(12) 1631*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_QSPILPEN BIT(14) 1632*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_SDMMC1LPEN BIT(16) 1633*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_SDMMC2LPEN BIT(17) 1634*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_CRC1LPEN BIT(20) 1635*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_USBHLPEN BIT(24) 1636*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH2CKLPEN BIT(27) 1637*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH2TXLPEN BIT(28) 1638*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH2RXLPEN BIT(29) 1639*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH2MACLPEN BIT(30) 1640*91f16700Schasinglulu #define RCC_MP_AHB6LPENCLRR_ETH2STPEN BIT(31) 1641*91f16700Schasinglulu 1642*91f16700Schasinglulu /* RCC_MP_S_AHB6LPENSETR register fields */ 1643*91f16700Schasinglulu #define RCC_MP_S_AHB6LPENSETR_MDMALPEN BIT(0) 1644*91f16700Schasinglulu 1645*91f16700Schasinglulu /* RCC_MP_S_AHB6LPENCLRR register fields */ 1646*91f16700Schasinglulu #define RCC_MP_S_AHB6LPENCLRR_MDMALPEN BIT(0) 1647*91f16700Schasinglulu 1648*91f16700Schasinglulu /* RCC_MP_NS_AHB6LPENSETR register fields */ 1649*91f16700Schasinglulu #define RCC_MP_NS_AHB6LPENSETR_MDMALPEN BIT(0) 1650*91f16700Schasinglulu 1651*91f16700Schasinglulu /* RCC_MP_NS_AHB6LPENCLRR register fields */ 1652*91f16700Schasinglulu #define RCC_MP_NS_AHB6LPENCLRR_MDMALPEN BIT(0) 1653*91f16700Schasinglulu 1654*91f16700Schasinglulu /* RCC_MP_S_AXIMLPENSETR register fields */ 1655*91f16700Schasinglulu #define RCC_MP_S_AXIMLPENSETR_SYSRAMLPEN BIT(0) 1656*91f16700Schasinglulu 1657*91f16700Schasinglulu /* RCC_MP_S_AXIMLPENCLRR register fields */ 1658*91f16700Schasinglulu #define RCC_MP_S_AXIMLPENCLRR_SYSRAMLPEN BIT(0) 1659*91f16700Schasinglulu 1660*91f16700Schasinglulu /* RCC_MP_NS_AXIMLPENSETR register fields */ 1661*91f16700Schasinglulu #define RCC_MP_NS_AXIMLPENSETR_SYSRAMLPEN BIT(0) 1662*91f16700Schasinglulu 1663*91f16700Schasinglulu /* RCC_MP_NS_AXIMLPENCLRR register fields */ 1664*91f16700Schasinglulu #define RCC_MP_NS_AXIMLPENCLRR_SYSRAMLPEN BIT(0) 1665*91f16700Schasinglulu 1666*91f16700Schasinglulu /* RCC_MP_MLAHBLPENSETR register fields */ 1667*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM1LPEN BIT(0) 1668*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM2LPEN BIT(1) 1669*91f16700Schasinglulu #define RCC_MP_MLAHBLPENSETR_SRAM3LPEN BIT(2) 1670*91f16700Schasinglulu 1671*91f16700Schasinglulu /* RCC_MP_MLAHBLPENCLRR register fields */ 1672*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM1LPEN BIT(0) 1673*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM2LPEN BIT(1) 1674*91f16700Schasinglulu #define RCC_MP_MLAHBLPENCLRR_SRAM3LPEN BIT(2) 1675*91f16700Schasinglulu 1676*91f16700Schasinglulu /* RCC_APB3SECSR register fields */ 1677*91f16700Schasinglulu #define RCC_APB3SECSR_LPTIM2SECF BIT(0) 1678*91f16700Schasinglulu #define RCC_APB3SECSR_LPTIM3SECF BIT(1) 1679*91f16700Schasinglulu #define RCC_APB3SECSR_VREFSECF BIT(13) 1680*91f16700Schasinglulu 1681*91f16700Schasinglulu /* RCC_APB4SECSR register fields */ 1682*91f16700Schasinglulu #define RCC_APB4SECSR_DCMIPPSECF BIT(1) 1683*91f16700Schasinglulu #define RCC_APB4SECSR_USBPHYSECF BIT(16) 1684*91f16700Schasinglulu 1685*91f16700Schasinglulu /* RCC_APB5SECSR register fields */ 1686*91f16700Schasinglulu #define RCC_APB5SECSR_RTCSECF BIT(8) 1687*91f16700Schasinglulu #define RCC_APB5SECSR_TZCSECF BIT(11) 1688*91f16700Schasinglulu #define RCC_APB5SECSR_ETZPCSECF BIT(13) 1689*91f16700Schasinglulu #define RCC_APB5SECSR_IWDG1SECF BIT(15) 1690*91f16700Schasinglulu #define RCC_APB5SECSR_BSECSECF BIT(16) 1691*91f16700Schasinglulu #define RCC_APB5SECSR_STGENCSECF_MASK GENMASK(21, 20) 1692*91f16700Schasinglulu #define RCC_APB5SECSR_STGENCSECF_SHIFT 20 1693*91f16700Schasinglulu 1694*91f16700Schasinglulu /* RCC_APB6SECSR register fields */ 1695*91f16700Schasinglulu #define RCC_APB6SECSR_USART1SECF BIT(0) 1696*91f16700Schasinglulu #define RCC_APB6SECSR_USART2SECF BIT(1) 1697*91f16700Schasinglulu #define RCC_APB6SECSR_SPI4SECF BIT(2) 1698*91f16700Schasinglulu #define RCC_APB6SECSR_SPI5SECF BIT(3) 1699*91f16700Schasinglulu #define RCC_APB6SECSR_I2C3SECF BIT(4) 1700*91f16700Schasinglulu #define RCC_APB6SECSR_I2C4SECF BIT(5) 1701*91f16700Schasinglulu #define RCC_APB6SECSR_I2C5SECF BIT(6) 1702*91f16700Schasinglulu #define RCC_APB6SECSR_TIM12SECF BIT(7) 1703*91f16700Schasinglulu #define RCC_APB6SECSR_TIM13SECF BIT(8) 1704*91f16700Schasinglulu #define RCC_APB6SECSR_TIM14SECF BIT(9) 1705*91f16700Schasinglulu #define RCC_APB6SECSR_TIM15SECF BIT(10) 1706*91f16700Schasinglulu #define RCC_APB6SECSR_TIM16SECF BIT(11) 1707*91f16700Schasinglulu #define RCC_APB6SECSR_TIM17SECF BIT(12) 1708*91f16700Schasinglulu 1709*91f16700Schasinglulu /* RCC_AHB2SECSR register fields */ 1710*91f16700Schasinglulu #define RCC_AHB2SECSR_DMA3SECF BIT(3) 1711*91f16700Schasinglulu #define RCC_AHB2SECSR_DMAMUX2SECF BIT(4) 1712*91f16700Schasinglulu #define RCC_AHB2SECSR_ADC1SECF BIT(5) 1713*91f16700Schasinglulu #define RCC_AHB2SECSR_ADC2SECF BIT(6) 1714*91f16700Schasinglulu #define RCC_AHB2SECSR_USBOSECF BIT(8) 1715*91f16700Schasinglulu 1716*91f16700Schasinglulu /* RCC_AHB4SECSR register fields */ 1717*91f16700Schasinglulu #define RCC_AHB4SECSR_TSCSECF BIT(15) 1718*91f16700Schasinglulu 1719*91f16700Schasinglulu /* RCC_AHB5SECSR register fields */ 1720*91f16700Schasinglulu #define RCC_AHB5SECSR_PKASECF BIT(2) 1721*91f16700Schasinglulu #define RCC_AHB5SECSR_SAESSECF BIT(3) 1722*91f16700Schasinglulu #define RCC_AHB5SECSR_CRYP1SECF BIT(4) 1723*91f16700Schasinglulu #define RCC_AHB5SECSR_HASH1SECF BIT(5) 1724*91f16700Schasinglulu #define RCC_AHB5SECSR_RNG1SECF BIT(6) 1725*91f16700Schasinglulu #define RCC_AHB5SECSR_BKPSRAMSECF BIT(8) 1726*91f16700Schasinglulu 1727*91f16700Schasinglulu /* RCC_AHB6SECSR register fields */ 1728*91f16700Schasinglulu #define RCC_AHB6SECSR_MCESECF BIT(1) 1729*91f16700Schasinglulu #define RCC_AHB6SECSR_ETH1SECF_MASK GENMASK(11, 7) 1730*91f16700Schasinglulu #define RCC_AHB6SECSR_ETH1SECF_SHIFT 7 1731*91f16700Schasinglulu #define RCC_AHB6SECSR_FMCSECF BIT(12) 1732*91f16700Schasinglulu #define RCC_AHB6SECSR_QSPISECF BIT(14) 1733*91f16700Schasinglulu #define RCC_AHB6SECSR_SDMMC1SECF BIT(16) 1734*91f16700Schasinglulu #define RCC_AHB6SECSR_SDMMC2SECF BIT(17) 1735*91f16700Schasinglulu #define RCC_AHB6SECSR_ETH2SECF_MASK GENMASK(31, 27) 1736*91f16700Schasinglulu #define RCC_AHB6SECSR_ETH2SECF_SHIFT 27 1737*91f16700Schasinglulu 1738*91f16700Schasinglulu /* RCC_VERR register fields */ 1739*91f16700Schasinglulu #define RCC_VERR_MINREV_MASK GENMASK(3, 0) 1740*91f16700Schasinglulu #define RCC_VERR_MINREV_SHIFT 0 1741*91f16700Schasinglulu #define RCC_VERR_MAJREV_MASK GENMASK(7, 4) 1742*91f16700Schasinglulu #define RCC_VERR_MAJREV_SHIFT 4 1743*91f16700Schasinglulu 1744*91f16700Schasinglulu /* RCC_IDR register fields */ 1745*91f16700Schasinglulu #define RCC_IDR_ID_MASK GENMASK(31, 0) 1746*91f16700Schasinglulu #define RCC_IDR_ID_SHIFT 0 1747*91f16700Schasinglulu 1748*91f16700Schasinglulu /* RCC_SIDR register fields */ 1749*91f16700Schasinglulu #define RCC_SIDR_SID_MASK GENMASK(31, 0) 1750*91f16700Schasinglulu #define RCC_SIDR_SID_SHIFT 0 1751*91f16700Schasinglulu 1752*91f16700Schasinglulu /* Used for all RCC_PLL<n>CR registers */ 1753*91f16700Schasinglulu #define RCC_PLLNCR_PLLON BIT(0) 1754*91f16700Schasinglulu #define RCC_PLLNCR_PLLRDY BIT(1) 1755*91f16700Schasinglulu #define RCC_PLLNCR_SSCG_CTRL BIT(2) 1756*91f16700Schasinglulu #define RCC_PLLNCR_DIVPEN BIT(4) 1757*91f16700Schasinglulu #define RCC_PLLNCR_DIVQEN BIT(5) 1758*91f16700Schasinglulu #define RCC_PLLNCR_DIVREN BIT(6) 1759*91f16700Schasinglulu #define RCC_PLLNCR_DIVEN_SHIFT 4 1760*91f16700Schasinglulu 1761*91f16700Schasinglulu /* Used for all RCC_PLL<n>CFGR1 registers */ 1762*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVM_SHIFT 16 1763*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVM_MASK GENMASK(21, 16) 1764*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVN_SHIFT 0 1765*91f16700Schasinglulu #define RCC_PLLNCFGR1_DIVN_MASK GENMASK(8, 0) 1766*91f16700Schasinglulu 1767*91f16700Schasinglulu /* Only for PLL3 and PLL4 */ 1768*91f16700Schasinglulu #define RCC_PLLNCFGR1_IFRGE_SHIFT 24 1769*91f16700Schasinglulu #define RCC_PLLNCFGR1_IFRGE_MASK GENMASK(25, 24) 1770*91f16700Schasinglulu 1771*91f16700Schasinglulu /* Used for all RCC_PLL<n>CFGR2 registers */ 1772*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVX_MASK GENMASK(6, 0) 1773*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVP_SHIFT 0 1774*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVP_MASK GENMASK(6, 0) 1775*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVQ_SHIFT 8 1776*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVQ_MASK GENMASK(14, 8) 1777*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVR_SHIFT 16 1778*91f16700Schasinglulu #define RCC_PLLNCFGR2_DIVR_MASK GENMASK(22, 16) 1779*91f16700Schasinglulu 1780*91f16700Schasinglulu /* Used for all RCC_PLL<n>FRACR registers */ 1781*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACV_SHIFT 3 1782*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACV_MASK GENMASK(15, 3) 1783*91f16700Schasinglulu #define RCC_PLLNFRACR_FRACLE BIT(16) 1784*91f16700Schasinglulu 1785*91f16700Schasinglulu /* Used for all RCC_PLL<n>CSGR registers */ 1786*91f16700Schasinglulu #define RCC_PLLNCSGR_INC_STEP_SHIFT 16 1787*91f16700Schasinglulu #define RCC_PLLNCSGR_INC_STEP_MASK GENMASK(30, 16) 1788*91f16700Schasinglulu #define RCC_PLLNCSGR_MOD_PER_SHIFT 0 1789*91f16700Schasinglulu #define RCC_PLLNCSGR_MOD_PER_MASK GENMASK(12, 0) 1790*91f16700Schasinglulu #define RCC_PLLNCSGR_SSCG_MODE_SHIFT 15 1791*91f16700Schasinglulu #define RCC_PLLNCSGR_SSCG_MODE_MASK BIT(15) 1792*91f16700Schasinglulu 1793*91f16700Schasinglulu /* Used for most of RCC_<x>SELR registers */ 1794*91f16700Schasinglulu #define RCC_SELR_SRC_MASK GENMASK(2, 0) 1795*91f16700Schasinglulu #define RCC_SELR_REFCLK_SRC_MASK GENMASK(1, 0) 1796*91f16700Schasinglulu #define RCC_SELR_SRCRDY BIT(31) 1797*91f16700Schasinglulu 1798*91f16700Schasinglulu /* Values of RCC_MPCKSELR register */ 1799*91f16700Schasinglulu #define RCC_MPCKSELR_HSI 0x00000000 1800*91f16700Schasinglulu #define RCC_MPCKSELR_HSE 0x00000001 1801*91f16700Schasinglulu #define RCC_MPCKSELR_PLL 0x00000002 1802*91f16700Schasinglulu #define RCC_MPCKSELR_PLL_MPUDIV 0x00000003 1803*91f16700Schasinglulu 1804*91f16700Schasinglulu /* Values of RCC_ASSCKSELR register */ 1805*91f16700Schasinglulu #define RCC_ASSCKSELR_HSI 0x00000000 1806*91f16700Schasinglulu #define RCC_ASSCKSELR_HSE 0x00000001 1807*91f16700Schasinglulu #define RCC_ASSCKSELR_PLL 0x00000002 1808*91f16700Schasinglulu 1809*91f16700Schasinglulu /* Values of RCC_MSSCKSELR register */ 1810*91f16700Schasinglulu #define RCC_MSSCKSELR_HSI 0x00000000 1811*91f16700Schasinglulu #define RCC_MSSCKSELR_HSE 0x00000001 1812*91f16700Schasinglulu #define RCC_MSSCKSELR_CSI 0x00000002 1813*91f16700Schasinglulu #define RCC_MSSCKSELR_PLL 0x00000003 1814*91f16700Schasinglulu 1815*91f16700Schasinglulu /* Values of RCC_CPERCKSELR register */ 1816*91f16700Schasinglulu #define RCC_CPERCKSELR_HSI 0x00000000 1817*91f16700Schasinglulu #define RCC_CPERCKSELR_CSI 0x00000001 1818*91f16700Schasinglulu #define RCC_CPERCKSELR_HSE 0x00000002 1819*91f16700Schasinglulu 1820*91f16700Schasinglulu /* Used for most of DIVR register: max div for RTC */ 1821*91f16700Schasinglulu #define RCC_DIVR_DIV_MASK GENMASK(5, 0) 1822*91f16700Schasinglulu #define RCC_DIVR_DIVRDY BIT(31) 1823*91f16700Schasinglulu 1824*91f16700Schasinglulu /* Masks for specific DIVR registers */ 1825*91f16700Schasinglulu #define RCC_APBXDIV_MASK GENMASK(2, 0) 1826*91f16700Schasinglulu #define RCC_MPUDIV_MASK GENMASK(2, 0) 1827*91f16700Schasinglulu #define RCC_AXIDIV_MASK GENMASK(2, 0) 1828*91f16700Schasinglulu #define RCC_MLAHBDIV_MASK GENMASK(3, 0) 1829*91f16700Schasinglulu 1830*91f16700Schasinglulu /* Used for TIMER Prescaler */ 1831*91f16700Schasinglulu #define RCC_TIMGXPRER_TIMGXPRE BIT(0) 1832*91f16700Schasinglulu 1833*91f16700Schasinglulu /* Offset between RCC_MP_xxxENSETR and RCC_MP_xxxENCLRR registers */ 1834*91f16700Schasinglulu #define RCC_MP_ENCLRR_OFFSET U(4) 1835*91f16700Schasinglulu 1836*91f16700Schasinglulu /* Offset between RCC_xxxRSTSETR and RCC_xxxRSTCLRR registers */ 1837*91f16700Schasinglulu #define RCC_RSTCLRR_OFFSET U(4) 1838*91f16700Schasinglulu 1839*91f16700Schasinglulu /* RCC_OCENSETR register fields */ 1840*91f16700Schasinglulu #define RCC_OCENR_HSION BIT(0) 1841*91f16700Schasinglulu #define RCC_OCENR_HSIKERON BIT(1) 1842*91f16700Schasinglulu #define RCC_OCENR_CSION BIT(4) 1843*91f16700Schasinglulu #define RCC_OCENR_CSIKERON BIT(5) 1844*91f16700Schasinglulu #define RCC_OCENR_DIGBYP BIT(7) 1845*91f16700Schasinglulu #define RCC_OCENR_HSEON BIT(8) 1846*91f16700Schasinglulu #define RCC_OCENR_HSEKERON BIT(9) 1847*91f16700Schasinglulu #define RCC_OCENR_HSEBYP BIT(10) 1848*91f16700Schasinglulu #define RCC_OCENR_HSECSSON BIT(11) 1849*91f16700Schasinglulu 1850*91f16700Schasinglulu #define RCC_OCENR_DIGBYP_BIT 7 1851*91f16700Schasinglulu #define RCC_OCENR_HSEBYP_BIT 10 1852*91f16700Schasinglulu #define RCC_OCENR_HSECSSON_BIT 11 1853*91f16700Schasinglulu 1854*91f16700Schasinglulu /* Used for RCC_MCO related operations */ 1855*91f16700Schasinglulu #define RCC_MCOCFG_MCOON BIT(12) 1856*91f16700Schasinglulu #define RCC_MCOCFG_MCODIV_MASK GENMASK(7, 4) 1857*91f16700Schasinglulu #define RCC_MCOCFG_MCODIV_SHIFT 4 1858*91f16700Schasinglulu #define RCC_MCOCFG_MCOSRC_MASK GENMASK(2, 0) 1859*91f16700Schasinglulu 1860*91f16700Schasinglulu #define RCC_UART4CKSELR_HSI 0x00000002 1861*91f16700Schasinglulu 1862*91f16700Schasinglulu #define RCC_CPERCKSELR_PERSRC_MASK GENMASK(1, 0) 1863*91f16700Schasinglulu #define RCC_CPERCKSELR_PERSRC_SHIFT 0 1864*91f16700Schasinglulu 1865*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC_MASK BIT(4) 1866*91f16700Schasinglulu #define RCC_USBCKSELR_USBOSRC_SHIFT 4 1867*91f16700Schasinglulu 1868*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_SSR 0 1869*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_ASR1 BIT(20) 1870*91f16700Schasinglulu #define RCC_DDRITFCR_DDRCKMOD_HSR1 BIT(21) 1871*91f16700Schasinglulu 1872*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC2EN BIT(0) 1873*91f16700Schasinglulu #define RCC_DDRITFCR_DDRC2LPEN BIT(1) 1874*91f16700Schasinglulu 1875*91f16700Schasinglulu #define RCC_MP_CIFR_MASK U(0x110F1F) 1876*91f16700Schasinglulu #define RCC_OFFSET_MASK GENMASK(11, 0) 1877*91f16700Schasinglulu 1878*91f16700Schasinglulu #endif /* STM32MP1_RCC_H */ 1879