1*91f16700Schasinglulu /* 2*91f16700Schasinglulu * Copyright (C) 2018, STMicroelectronics - All Rights Reserved 3*91f16700Schasinglulu * 4*91f16700Schasinglulu * SPDX-License-Identifier: BSD-3-Clause 5*91f16700Schasinglulu */ 6*91f16700Schasinglulu 7*91f16700Schasinglulu #ifndef STM32_UART_REGS_H 8*91f16700Schasinglulu #define STM32_UART_REGS_H 9*91f16700Schasinglulu 10*91f16700Schasinglulu #include <lib/utils_def.h> 11*91f16700Schasinglulu 12*91f16700Schasinglulu #define USART_CR1 U(0x00) 13*91f16700Schasinglulu #define USART_CR2 U(0x04) 14*91f16700Schasinglulu #define USART_CR3 U(0x08) 15*91f16700Schasinglulu #define USART_BRR U(0x0C) 16*91f16700Schasinglulu #define USART_GTPR U(0x10) 17*91f16700Schasinglulu #define USART_RTOR U(0x14) 18*91f16700Schasinglulu #define USART_RQR U(0x18) 19*91f16700Schasinglulu #define USART_ISR U(0x1C) 20*91f16700Schasinglulu #define USART_ICR U(0x20) 21*91f16700Schasinglulu #define USART_RDR U(0x24) 22*91f16700Schasinglulu #define USART_TDR U(0x28) 23*91f16700Schasinglulu #define USART_PRESC U(0x2C) 24*91f16700Schasinglulu 25*91f16700Schasinglulu /* USART_CR1 register fields */ 26*91f16700Schasinglulu #define USART_CR1_UE BIT(0) 27*91f16700Schasinglulu #define USART_CR1_UESM BIT(1) 28*91f16700Schasinglulu #define USART_CR1_RE BIT(2) 29*91f16700Schasinglulu #define USART_CR1_TE BIT(3) 30*91f16700Schasinglulu #define USART_CR1_IDLEIE BIT(4) 31*91f16700Schasinglulu #define USART_CR1_RXNEIE BIT(5) 32*91f16700Schasinglulu #define USART_CR1_TCIE BIT(6) 33*91f16700Schasinglulu #define USART_CR1_TXEIE BIT(7) 34*91f16700Schasinglulu #define USART_CR1_PEIE BIT(8) 35*91f16700Schasinglulu #define USART_CR1_PS BIT(9) 36*91f16700Schasinglulu #define USART_CR1_PCE BIT(10) 37*91f16700Schasinglulu #define USART_CR1_WAKE BIT(11) 38*91f16700Schasinglulu #define USART_CR1_M (BIT(28) | BIT(12)) 39*91f16700Schasinglulu #define USART_CR1_M0 BIT(12) 40*91f16700Schasinglulu #define USART_CR1_MME BIT(13) 41*91f16700Schasinglulu #define USART_CR1_CMIE BIT(14) 42*91f16700Schasinglulu #define USART_CR1_OVER8 BIT(15) 43*91f16700Schasinglulu #define USART_CR1_DEDT GENMASK(20, 16) 44*91f16700Schasinglulu #define USART_CR1_DEDT_0 BIT(16) 45*91f16700Schasinglulu #define USART_CR1_DEDT_1 BIT(17) 46*91f16700Schasinglulu #define USART_CR1_DEDT_2 BIT(18) 47*91f16700Schasinglulu #define USART_CR1_DEDT_3 BIT(19) 48*91f16700Schasinglulu #define USART_CR1_DEDT_4 BIT(20) 49*91f16700Schasinglulu #define USART_CR1_DEAT GENMASK(25, 21) 50*91f16700Schasinglulu #define USART_CR1_DEAT_0 BIT(21) 51*91f16700Schasinglulu #define USART_CR1_DEAT_1 BIT(22) 52*91f16700Schasinglulu #define USART_CR1_DEAT_2 BIT(23) 53*91f16700Schasinglulu #define USART_CR1_DEAT_3 BIT(24) 54*91f16700Schasinglulu #define USART_CR1_DEAT_4 BIT(25) 55*91f16700Schasinglulu #define USART_CR1_RTOIE BIT(26) 56*91f16700Schasinglulu #define USART_CR1_EOBIE BIT(27) 57*91f16700Schasinglulu #define USART_CR1_M1 BIT(28) 58*91f16700Schasinglulu #define USART_CR1_FIFOEN BIT(29) 59*91f16700Schasinglulu #define USART_CR1_TXFEIE BIT(30) 60*91f16700Schasinglulu #define USART_CR1_RXFFIE BIT(31) 61*91f16700Schasinglulu 62*91f16700Schasinglulu /* USART_CR2 register fields */ 63*91f16700Schasinglulu #define USART_CR2_SLVEN BIT(0) 64*91f16700Schasinglulu #define USART_CR2_DIS_NSS BIT(3) 65*91f16700Schasinglulu #define USART_CR2_ADDM7 BIT(4) 66*91f16700Schasinglulu #define USART_CR2_LBDL BIT(5) 67*91f16700Schasinglulu #define USART_CR2_LBDIE BIT(6) 68*91f16700Schasinglulu #define USART_CR2_LBCL BIT(8) 69*91f16700Schasinglulu #define USART_CR2_CPHA BIT(9) 70*91f16700Schasinglulu #define USART_CR2_CPOL BIT(10) 71*91f16700Schasinglulu #define USART_CR2_CLKEN BIT(11) 72*91f16700Schasinglulu #define USART_CR2_STOP GENMASK(13, 12) 73*91f16700Schasinglulu #define USART_CR2_STOP_0 BIT(12) 74*91f16700Schasinglulu #define USART_CR2_STOP_1 BIT(13) 75*91f16700Schasinglulu #define USART_CR2_LINEN BIT(14) 76*91f16700Schasinglulu #define USART_CR2_SWAP BIT(15) 77*91f16700Schasinglulu #define USART_CR2_RXINV BIT(16) 78*91f16700Schasinglulu #define USART_CR2_TXINV BIT(17) 79*91f16700Schasinglulu #define USART_CR2_DATAINV BIT(18) 80*91f16700Schasinglulu #define USART_CR2_MSBFIRST BIT(19) 81*91f16700Schasinglulu #define USART_CR2_ABREN BIT(20) 82*91f16700Schasinglulu #define USART_CR2_ABRMODE GENMASK(22, 21) 83*91f16700Schasinglulu #define USART_CR2_ABRMODE_0 BIT(21) 84*91f16700Schasinglulu #define USART_CR2_ABRMODE_1 BIT(22) 85*91f16700Schasinglulu #define USART_CR2_RTOEN BIT(23) 86*91f16700Schasinglulu #define USART_CR2_ADD GENMASK(31, 24) 87*91f16700Schasinglulu 88*91f16700Schasinglulu /* USART_CR3 register fields */ 89*91f16700Schasinglulu #define USART_CR3_EIE BIT(0) 90*91f16700Schasinglulu #define USART_CR3_IREN BIT(1) 91*91f16700Schasinglulu #define USART_CR3_IRLP BIT(2) 92*91f16700Schasinglulu #define USART_CR3_HDSEL BIT(3) 93*91f16700Schasinglulu #define USART_CR3_NACK BIT(4) 94*91f16700Schasinglulu #define USART_CR3_SCEN BIT(5) 95*91f16700Schasinglulu #define USART_CR3_DMAR BIT(6) 96*91f16700Schasinglulu #define USART_CR3_DMAT BIT(7) 97*91f16700Schasinglulu #define USART_CR3_RTSE BIT(8) 98*91f16700Schasinglulu #define USART_CR3_CTSE BIT(9) 99*91f16700Schasinglulu #define USART_CR3_CTSIE BIT(10) 100*91f16700Schasinglulu #define USART_CR3_ONEBIT BIT(11) 101*91f16700Schasinglulu #define USART_CR3_OVRDIS BIT(12) 102*91f16700Schasinglulu #define USART_CR3_DDRE BIT(13) 103*91f16700Schasinglulu #define USART_CR3_DEM BIT(14) 104*91f16700Schasinglulu #define USART_CR3_DEP BIT(15) 105*91f16700Schasinglulu #define USART_CR3_SCARCNT GENMASK(19, 17) 106*91f16700Schasinglulu #define USART_CR3_SCARCNT_0 BIT(17) 107*91f16700Schasinglulu #define USART_CR3_SCARCNT_1 BIT(18) 108*91f16700Schasinglulu #define USART_CR3_SCARCNT_2 BIT(19) 109*91f16700Schasinglulu #define USART_CR3_WUS GENMASK(21, 20) 110*91f16700Schasinglulu #define USART_CR3_WUS_0 BIT(20) 111*91f16700Schasinglulu #define USART_CR3_WUS_1 BIT(21) 112*91f16700Schasinglulu #define USART_CR3_WUFIE BIT(22) 113*91f16700Schasinglulu #define USART_CR3_TXFTIE BIT(23) 114*91f16700Schasinglulu #define USART_CR3_TCBGTIE BIT(24) 115*91f16700Schasinglulu #define USART_CR3_RXFTCFG GENMASK(27, 25) 116*91f16700Schasinglulu #define USART_CR3_RXFTCFG_0 BIT(25) 117*91f16700Schasinglulu #define USART_CR3_RXFTCFG_1 BIT(26) 118*91f16700Schasinglulu #define USART_CR3_RXFTCFG_2 BIT(27) 119*91f16700Schasinglulu #define USART_CR3_RXFTIE BIT(28) 120*91f16700Schasinglulu #define USART_CR3_TXFTCFG GENMASK(31, 29) 121*91f16700Schasinglulu #define USART_CR3_TXFTCFG_0 BIT(29) 122*91f16700Schasinglulu #define USART_CR3_TXFTCFG_1 BIT(30) 123*91f16700Schasinglulu #define USART_CR3_TXFTCFG_2 BIT(31) 124*91f16700Schasinglulu 125*91f16700Schasinglulu /* USART_BRR register fields */ 126*91f16700Schasinglulu #define USART_BRR_DIV_FRACTION GENMASK(3, 0) 127*91f16700Schasinglulu #define USART_BRR_DIV_MANTISSA GENMASK(15, 4) 128*91f16700Schasinglulu 129*91f16700Schasinglulu /* USART_GTPR register fields */ 130*91f16700Schasinglulu #define USART_GTPR_PSC GENMASK(7, 0) 131*91f16700Schasinglulu #define USART_GTPR_GT GENMASK(15, 8) 132*91f16700Schasinglulu 133*91f16700Schasinglulu /* USART_RTOR register fields */ 134*91f16700Schasinglulu #define USART_RTOR_RTO GENMASK(23, 0) 135*91f16700Schasinglulu #define USART_RTOR_BLEN GENMASK(31, 24) 136*91f16700Schasinglulu 137*91f16700Schasinglulu /* USART_RQR register fields */ 138*91f16700Schasinglulu #define USART_RQR_ABRRQ BIT(0) 139*91f16700Schasinglulu #define USART_RQR_SBKRQ BIT(1) 140*91f16700Schasinglulu #define USART_RQR_MMRQ BIT(2) 141*91f16700Schasinglulu #define USART_RQR_RXFRQ BIT(3) 142*91f16700Schasinglulu #define USART_RQR_TXFRQ BIT(4) 143*91f16700Schasinglulu 144*91f16700Schasinglulu /* USART_ISR register fields */ 145*91f16700Schasinglulu #define USART_ISR_PE BIT(0) 146*91f16700Schasinglulu #define USART_ISR_FE BIT(1) 147*91f16700Schasinglulu #define USART_ISR_NE BIT(2) 148*91f16700Schasinglulu #define USART_ISR_ORE BIT(3) 149*91f16700Schasinglulu #define USART_ISR_IDLE BIT(4) 150*91f16700Schasinglulu #define USART_ISR_RXNE BIT(5) 151*91f16700Schasinglulu #define USART_ISR_TC BIT(6) 152*91f16700Schasinglulu #define USART_ISR_TXE BIT(7) 153*91f16700Schasinglulu #define USART_ISR_LBDF BIT(8) 154*91f16700Schasinglulu #define USART_ISR_CTSIF BIT(9) 155*91f16700Schasinglulu #define USART_ISR_CTS BIT(10) 156*91f16700Schasinglulu #define USART_ISR_RTOF BIT(11) 157*91f16700Schasinglulu #define USART_ISR_EOBF BIT(12) 158*91f16700Schasinglulu #define USART_ISR_UDR BIT(13) 159*91f16700Schasinglulu #define USART_ISR_ABRE BIT(14) 160*91f16700Schasinglulu #define USART_ISR_ABRF BIT(15) 161*91f16700Schasinglulu #define USART_ISR_BUSY BIT(16) 162*91f16700Schasinglulu #define USART_ISR_CMF BIT(17) 163*91f16700Schasinglulu #define USART_ISR_SBKF BIT(18) 164*91f16700Schasinglulu #define USART_ISR_RWU BIT(19) 165*91f16700Schasinglulu #define USART_ISR_WUF BIT(20) 166*91f16700Schasinglulu #define USART_ISR_TEACK BIT(21) 167*91f16700Schasinglulu #define USART_ISR_REACK BIT(22) 168*91f16700Schasinglulu #define USART_ISR_TXFE BIT(23) 169*91f16700Schasinglulu #define USART_ISR_RXFF BIT(24) 170*91f16700Schasinglulu #define USART_ISR_TCBGT BIT(25) 171*91f16700Schasinglulu #define USART_ISR_RXFT BIT(26) 172*91f16700Schasinglulu #define USART_ISR_TXFT BIT(27) 173*91f16700Schasinglulu 174*91f16700Schasinglulu /* USART_ICR register fields */ 175*91f16700Schasinglulu #define USART_ICR_PECF BIT(0) 176*91f16700Schasinglulu #define USART_ICR_FECF BIT(1) 177*91f16700Schasinglulu #define USART_ICR_NCF BIT(2) 178*91f16700Schasinglulu #define USART_ICR_ORECF BIT(3) 179*91f16700Schasinglulu #define USART_ICR_IDLECF BIT(4) 180*91f16700Schasinglulu #define USART_ICR_TCCF BIT(6) 181*91f16700Schasinglulu #define USART_ICR_TCBGT BIT(7) 182*91f16700Schasinglulu #define USART_ICR_LBDCF BIT(8) 183*91f16700Schasinglulu #define USART_ICR_CTSCF BIT(9) 184*91f16700Schasinglulu #define USART_ICR_RTOCF BIT(11) 185*91f16700Schasinglulu #define USART_ICR_EOBCF BIT(12) 186*91f16700Schasinglulu #define USART_ICR_UDRCF BIT(13) 187*91f16700Schasinglulu #define USART_ICR_CMCF BIT(17) 188*91f16700Schasinglulu #define USART_ICR_WUCF BIT(20) 189*91f16700Schasinglulu 190*91f16700Schasinglulu /* USART_RDR register fields */ 191*91f16700Schasinglulu #define USART_RDR_RDR GENMASK(8, 0) 192*91f16700Schasinglulu 193*91f16700Schasinglulu /* USART_TDR register fields */ 194*91f16700Schasinglulu #define USART_TDR_TDR GENMASK(8, 0) 195*91f16700Schasinglulu 196*91f16700Schasinglulu /* USART_PRESC register fields */ 197*91f16700Schasinglulu #define USART_PRESC_PRESCALER GENMASK(3, 0) 198*91f16700Schasinglulu 199*91f16700Schasinglulu #endif /* STM32_UART_REGS_H */ 200