xref: /arm-trusted-firmware/include/drivers/raw_nand.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright (c) 2019-2020, STMicroelectronics - All Rights Reserved
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  */
6*91f16700Schasinglulu 
7*91f16700Schasinglulu #ifndef DRIVERS_RAW_NAND_H
8*91f16700Schasinglulu #define DRIVERS_RAW_NAND_H
9*91f16700Schasinglulu 
10*91f16700Schasinglulu #include <cdefs.h>
11*91f16700Schasinglulu #include <stdint.h>
12*91f16700Schasinglulu 
13*91f16700Schasinglulu #include <drivers/nand.h>
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /* NAND ONFI default value mode 0 in picosecond */
16*91f16700Schasinglulu #define NAND_TADL_MIN			400000UL
17*91f16700Schasinglulu #define NAND_TALH_MIN			20000UL
18*91f16700Schasinglulu #define NAND_TALS_MIN			50000UL
19*91f16700Schasinglulu #define NAND_TAR_MIN			25000UL
20*91f16700Schasinglulu #define NAND_TCCS_MIN			500000UL
21*91f16700Schasinglulu #define NAND_TCEA_MIN			100000UL
22*91f16700Schasinglulu #define NAND_TCEH_MIN			20000UL
23*91f16700Schasinglulu #define NAND_TCH_MIN			20000UL
24*91f16700Schasinglulu #define NAND_TCHZ_MAX			100000UL
25*91f16700Schasinglulu #define NAND_TCLH_MIN			20000UL
26*91f16700Schasinglulu #define NAND_TCLR_MIN			20000UL
27*91f16700Schasinglulu #define NAND_TCLS_MIN			50000UL
28*91f16700Schasinglulu #define NAND_TCOH_MIN			0UL
29*91f16700Schasinglulu #define NAND_TCS_MIN			70000UL
30*91f16700Schasinglulu #define NAND_TDH_MIN			20000UL
31*91f16700Schasinglulu #define NAND_TDS_MIN			40000UL
32*91f16700Schasinglulu #define NAND_TFEAT_MAX			1000000UL
33*91f16700Schasinglulu #define NAND_TIR_MIN			10000UL
34*91f16700Schasinglulu #define NAND_TITC_MIN			1000000UL
35*91f16700Schasinglulu #define NAND_TR_MAX			200000000UL
36*91f16700Schasinglulu #define NAND_TRC_MIN			100000UL
37*91f16700Schasinglulu #define NAND_TREA_MAX			40000UL
38*91f16700Schasinglulu #define NAND_TREH_MIN			30000UL
39*91f16700Schasinglulu #define NAND_TRHOH_MIN			0UL
40*91f16700Schasinglulu #define NAND_TRHW_MIN			200000UL
41*91f16700Schasinglulu #define NAND_TRHZ_MAX			200000UL
42*91f16700Schasinglulu #define NAND_TRLOH_MIN			0UL
43*91f16700Schasinglulu #define NAND_TRP_MIN			50000UL
44*91f16700Schasinglulu #define NAND_TRR_MIN			40000UL
45*91f16700Schasinglulu #define NAND_TRST_MAX			250000000000ULL
46*91f16700Schasinglulu #define NAND_TWB_MAX			200000UL
47*91f16700Schasinglulu #define NAND_TWC_MIN			100000UL
48*91f16700Schasinglulu #define NAND_TWH_MIN			30000UL
49*91f16700Schasinglulu #define NAND_TWHR_MIN			120000UL
50*91f16700Schasinglulu #define NAND_TWP_MIN			50000UL
51*91f16700Schasinglulu #define NAND_TWW_MIN			100000UL
52*91f16700Schasinglulu 
53*91f16700Schasinglulu /* NAND request types */
54*91f16700Schasinglulu #define NAND_REQ_CMD			0x0000U
55*91f16700Schasinglulu #define NAND_REQ_ADDR			0x1000U
56*91f16700Schasinglulu #define NAND_REQ_DATAIN			0x2000U
57*91f16700Schasinglulu #define NAND_REQ_DATAOUT		0x3000U
58*91f16700Schasinglulu #define NAND_REQ_WAIT			0x4000U
59*91f16700Schasinglulu #define NAND_REQ_MASK			GENMASK(14, 12)
60*91f16700Schasinglulu #define NAND_REQ_BUS_WIDTH_8		BIT(15)
61*91f16700Schasinglulu 
62*91f16700Schasinglulu #define PARAM_PAGE_SIZE			256
63*91f16700Schasinglulu 
64*91f16700Schasinglulu /* NAND ONFI commands */
65*91f16700Schasinglulu #define NAND_CMD_READ_1ST		0x00U
66*91f16700Schasinglulu #define NAND_CMD_CHANGE_1ST		0x05U
67*91f16700Schasinglulu #define NAND_CMD_READID_SIG_ADDR	0x20U
68*91f16700Schasinglulu #define NAND_CMD_READ_2ND		0x30U
69*91f16700Schasinglulu #define NAND_CMD_STATUS			0x70U
70*91f16700Schasinglulu #define NAND_CMD_READID			0x90U
71*91f16700Schasinglulu #define NAND_CMD_CHANGE_2ND		0xE0U
72*91f16700Schasinglulu #define NAND_CMD_READ_PARAM_PAGE	0xECU
73*91f16700Schasinglulu #define NAND_CMD_RESET			0xFFU
74*91f16700Schasinglulu 
75*91f16700Schasinglulu #define ONFI_REV_21			BIT(3)
76*91f16700Schasinglulu #define ONFI_FEAT_BUS_WIDTH_16		BIT(0)
77*91f16700Schasinglulu #define ONFI_FEAT_EXTENDED_PARAM	BIT(7)
78*91f16700Schasinglulu 
79*91f16700Schasinglulu /* NAND ECC type */
80*91f16700Schasinglulu #define NAND_ECC_NONE			U(0)
81*91f16700Schasinglulu #define NAND_ECC_HW			U(1)
82*91f16700Schasinglulu #define NAND_ECC_ONDIE			U(2)
83*91f16700Schasinglulu 
84*91f16700Schasinglulu /* NAND bus width */
85*91f16700Schasinglulu #define NAND_BUS_WIDTH_8		U(0)
86*91f16700Schasinglulu #define NAND_BUS_WIDTH_16		U(1)
87*91f16700Schasinglulu 
88*91f16700Schasinglulu struct nand_req {
89*91f16700Schasinglulu 	struct nand_device *nand;
90*91f16700Schasinglulu 	uint16_t type;
91*91f16700Schasinglulu 	uint8_t *addr;
92*91f16700Schasinglulu 	unsigned int length;
93*91f16700Schasinglulu 	unsigned int delay_ms;
94*91f16700Schasinglulu 	unsigned int inst_delay;
95*91f16700Schasinglulu };
96*91f16700Schasinglulu 
97*91f16700Schasinglulu struct nand_param_page {
98*91f16700Schasinglulu 	/* Rev information and feature block */
99*91f16700Schasinglulu 	uint32_t page_sig;
100*91f16700Schasinglulu 	uint16_t rev;
101*91f16700Schasinglulu 	uint16_t features;
102*91f16700Schasinglulu 	uint16_t opt_cmd;
103*91f16700Schasinglulu 	uint8_t jtg;
104*91f16700Schasinglulu 	uint8_t train_cmd;
105*91f16700Schasinglulu 	uint16_t ext_param_length;
106*91f16700Schasinglulu 	uint8_t nb_param_pages;
107*91f16700Schasinglulu 	uint8_t reserved1[17];
108*91f16700Schasinglulu 	/* Manufacturer information */
109*91f16700Schasinglulu 	uint8_t manufacturer[12];
110*91f16700Schasinglulu 	uint8_t model[20];
111*91f16700Schasinglulu 	uint8_t manufacturer_id;
112*91f16700Schasinglulu 	uint16_t data_code;
113*91f16700Schasinglulu 	uint8_t reserved2[13];
114*91f16700Schasinglulu 	/* Memory organization */
115*91f16700Schasinglulu 	uint32_t bytes_per_page;
116*91f16700Schasinglulu 	uint16_t spare_per_page;
117*91f16700Schasinglulu 	uint32_t bytes_per_partial;
118*91f16700Schasinglulu 	uint16_t spare_per_partial;
119*91f16700Schasinglulu 	uint32_t num_pages_per_blk;
120*91f16700Schasinglulu 	uint32_t num_blk_in_lun;
121*91f16700Schasinglulu 	uint8_t num_lun;
122*91f16700Schasinglulu 	uint8_t num_addr_cycles;
123*91f16700Schasinglulu 	uint8_t bit_per_cell;
124*91f16700Schasinglulu 	uint16_t max_bb_per_lun;
125*91f16700Schasinglulu 	uint16_t blk_endur;
126*91f16700Schasinglulu 	uint8_t valid_blk_begin;
127*91f16700Schasinglulu 	uint16_t blk_enbur_valid;
128*91f16700Schasinglulu 	uint8_t nb_prog_page;
129*91f16700Schasinglulu 	uint8_t partial_prog_attr;
130*91f16700Schasinglulu 	uint8_t nb_ecc_bits;
131*91f16700Schasinglulu 	uint8_t plane_addr;
132*91f16700Schasinglulu 	uint8_t mplanes_ops;
133*91f16700Schasinglulu 	uint8_t ez_nand;
134*91f16700Schasinglulu 	uint8_t reserved3[12];
135*91f16700Schasinglulu 	/* Electrical parameters */
136*91f16700Schasinglulu 	uint8_t io_pin_cap_max;
137*91f16700Schasinglulu 	uint16_t sdr_timing_mode;
138*91f16700Schasinglulu 	uint16_t sdr_prog_cache_timing;
139*91f16700Schasinglulu 	uint16_t tprog;
140*91f16700Schasinglulu 	uint16_t tbers;
141*91f16700Schasinglulu 	uint16_t tr;
142*91f16700Schasinglulu 	uint16_t tccs;
143*91f16700Schasinglulu 	uint8_t nvddr_timing_mode;
144*91f16700Schasinglulu 	uint8_t nvddr2_timing_mode;
145*91f16700Schasinglulu 	uint8_t nvddr_features;
146*91f16700Schasinglulu 	uint16_t clk_input_cap_typ;
147*91f16700Schasinglulu 	uint16_t io_pin_cap_typ;
148*91f16700Schasinglulu 	uint16_t input_pin_cap_typ;
149*91f16700Schasinglulu 	uint8_t input_pin_cap_max;
150*91f16700Schasinglulu 	uint8_t drv_strength_support;
151*91f16700Schasinglulu 	uint16_t tr_max;
152*91f16700Schasinglulu 	uint16_t tadl;
153*91f16700Schasinglulu 	uint16_t tr_typ;
154*91f16700Schasinglulu 	uint8_t reserved4[6];
155*91f16700Schasinglulu 	/* Vendor block */
156*91f16700Schasinglulu 	uint16_t vendor_revision;
157*91f16700Schasinglulu 	uint8_t vendor[88];
158*91f16700Schasinglulu 	uint16_t crc16;
159*91f16700Schasinglulu } __packed;
160*91f16700Schasinglulu 
161*91f16700Schasinglulu struct nand_ctrl_ops {
162*91f16700Schasinglulu 	int (*exec)(struct nand_req *req);
163*91f16700Schasinglulu 	void (*setup)(struct nand_device *nand);
164*91f16700Schasinglulu };
165*91f16700Schasinglulu 
166*91f16700Schasinglulu struct rawnand_device {
167*91f16700Schasinglulu 	struct nand_device *nand_dev;
168*91f16700Schasinglulu 	const struct nand_ctrl_ops *ops;
169*91f16700Schasinglulu };
170*91f16700Schasinglulu 
171*91f16700Schasinglulu int nand_raw_init(unsigned long long *size, unsigned int *erase_size);
172*91f16700Schasinglulu int nand_wait_ready(unsigned int delay_ms);
173*91f16700Schasinglulu int nand_read_page_cmd(unsigned int page, unsigned int offset,
174*91f16700Schasinglulu 		       uintptr_t buffer, unsigned int len);
175*91f16700Schasinglulu int nand_change_read_column_cmd(unsigned int offset, uintptr_t buffer,
176*91f16700Schasinglulu 				unsigned int len);
177*91f16700Schasinglulu void nand_raw_ctrl_init(const struct nand_ctrl_ops *ops);
178*91f16700Schasinglulu 
179*91f16700Schasinglulu /*
180*91f16700Schasinglulu  * Platform can implement this to override default raw NAND instance
181*91f16700Schasinglulu  * configuration.
182*91f16700Schasinglulu  *
183*91f16700Schasinglulu  * @device: target raw NAND instance.
184*91f16700Schasinglulu  * Return 0 on success, negative value otherwise.
185*91f16700Schasinglulu  */
186*91f16700Schasinglulu int plat_get_raw_nand_data(struct rawnand_device *device);
187*91f16700Schasinglulu 
188*91f16700Schasinglulu #endif	/* DRIVERS_RAW_NAND_H */
189