xref: /arm-trusted-firmware/include/drivers/nxp/ddr/immap.h (revision 91f16700b400a8c0651d24a598fc48ee2997a0d7)
1*91f16700Schasinglulu /*
2*91f16700Schasinglulu  * Copyright 2021 NXP
3*91f16700Schasinglulu  *
4*91f16700Schasinglulu  * SPDX-License-Identifier: BSD-3-Clause
5*91f16700Schasinglulu  *
6*91f16700Schasinglulu  */
7*91f16700Schasinglulu 
8*91f16700Schasinglulu #ifndef DDR_IMMAP_H
9*91f16700Schasinglulu #define DDR_IMMAP_H
10*91f16700Schasinglulu 
11*91f16700Schasinglulu #define	DDR_DBUS_64		0
12*91f16700Schasinglulu #define	DDR_DBUS_32		1
13*91f16700Schasinglulu #define	DDR_DBUS_16		2
14*91f16700Schasinglulu 
15*91f16700Schasinglulu /*
16*91f16700Schasinglulu  * DDRC register file for DDRC 5.0 and above
17*91f16700Schasinglulu  */
18*91f16700Schasinglulu struct ccsr_ddr {
19*91f16700Schasinglulu 	struct {
20*91f16700Schasinglulu 		unsigned int a;		 /* 0x0, 0x8, 0x10, 0x18 */
21*91f16700Schasinglulu 		unsigned int res;	 /* 0x4, 0xc, 0x14, 0x1c */
22*91f16700Schasinglulu 	} bnds[4];
23*91f16700Schasinglulu 	unsigned char	res_20[0x40 - 0x20];
24*91f16700Schasinglulu 	unsigned int	dec[10];	 /* 0x40 */
25*91f16700Schasinglulu 	unsigned char	res_68[0x80 - 0x68];
26*91f16700Schasinglulu 	unsigned int	csn_cfg[4];	 /* 0x80, 0x84, 0x88, 0x8c */
27*91f16700Schasinglulu 	unsigned char	res_90[48];
28*91f16700Schasinglulu 	unsigned int	csn_cfg_2[4];	 /* 0xc0, 0xc4, 0xc8, 0xcc */
29*91f16700Schasinglulu 	unsigned char	res_d0[48];
30*91f16700Schasinglulu 	unsigned int	timing_cfg_3;	 /* SDRAM Timing Configuration 3 */
31*91f16700Schasinglulu 	unsigned int	timing_cfg_0;	 /* SDRAM Timing Configuration 0 */
32*91f16700Schasinglulu 	unsigned int	timing_cfg_1;	 /* SDRAM Timing Configuration 1 */
33*91f16700Schasinglulu 	unsigned int	timing_cfg_2;	 /* SDRAM Timing Configuration 2 */
34*91f16700Schasinglulu 	unsigned int	sdram_cfg;	 /* SDRAM Control Configuration */
35*91f16700Schasinglulu 	unsigned int	sdram_cfg_2;	 /* SDRAM Control Configuration 2 */
36*91f16700Schasinglulu 	unsigned int	sdram_mode;	 /* SDRAM Mode Configuration */
37*91f16700Schasinglulu 	unsigned int	sdram_mode_2;	 /* SDRAM Mode Configuration 2 */
38*91f16700Schasinglulu 	unsigned int	sdram_md_cntl;	 /* SDRAM Mode Control */
39*91f16700Schasinglulu 	unsigned int	sdram_interval;	 /* SDRAM Interval Configuration */
40*91f16700Schasinglulu 	unsigned int	sdram_data_init; /* SDRAM Data initialization */
41*91f16700Schasinglulu 	unsigned char	res_12c[4];
42*91f16700Schasinglulu 	unsigned int	sdram_clk_cntl;	 /* SDRAM Clock Control */
43*91f16700Schasinglulu 	unsigned char	res_134[20];
44*91f16700Schasinglulu 	unsigned int	init_addr;	 /* training init addr */
45*91f16700Schasinglulu 	unsigned int	init_ext_addr;	 /* training init extended addr */
46*91f16700Schasinglulu 	unsigned char	res_150[16];
47*91f16700Schasinglulu 	unsigned int	timing_cfg_4;	 /* SDRAM Timing Configuration 4 */
48*91f16700Schasinglulu 	unsigned int	timing_cfg_5;	 /* SDRAM Timing Configuration 5 */
49*91f16700Schasinglulu 	unsigned int	timing_cfg_6;	 /* SDRAM Timing Configuration 6 */
50*91f16700Schasinglulu 	unsigned int	timing_cfg_7;	 /* SDRAM Timing Configuration 7 */
51*91f16700Schasinglulu 	unsigned int	zq_cntl;	 /* ZQ calibration control*/
52*91f16700Schasinglulu 	unsigned int	wrlvl_cntl;	 /* write leveling control*/
53*91f16700Schasinglulu 	unsigned char	reg_178[4];
54*91f16700Schasinglulu 	unsigned int	ddr_sr_cntr;	 /* self refresh counter */
55*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_1; /* Control Words 1 */
56*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_2; /* Control Words 2 */
57*91f16700Schasinglulu 	unsigned char	reg_188[8];
58*91f16700Schasinglulu 	unsigned int	ddr_wrlvl_cntl_2; /* write leveling control 2 */
59*91f16700Schasinglulu 	unsigned int	ddr_wrlvl_cntl_3; /* write leveling control 3 */
60*91f16700Schasinglulu 	unsigned char	res_198[0x1a0-0x198];
61*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_3;
62*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_4;
63*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_5;
64*91f16700Schasinglulu 	unsigned int	ddr_sdram_rcw_6;
65*91f16700Schasinglulu 	unsigned char	res_1b0[0x200-0x1b0];
66*91f16700Schasinglulu 	unsigned int	sdram_mode_3;	 /* SDRAM Mode Configuration 3 */
67*91f16700Schasinglulu 	unsigned int	sdram_mode_4;	 /* SDRAM Mode Configuration 4 */
68*91f16700Schasinglulu 	unsigned int	sdram_mode_5;	 /* SDRAM Mode Configuration 5 */
69*91f16700Schasinglulu 	unsigned int	sdram_mode_6;	 /* SDRAM Mode Configuration 6 */
70*91f16700Schasinglulu 	unsigned int	sdram_mode_7;	 /* SDRAM Mode Configuration 7 */
71*91f16700Schasinglulu 	unsigned int	sdram_mode_8;	 /* SDRAM Mode Configuration 8 */
72*91f16700Schasinglulu 	unsigned char	res_218[0x220-0x218];
73*91f16700Schasinglulu 	unsigned int	sdram_mode_9;	 /* SDRAM Mode Configuration 9 */
74*91f16700Schasinglulu 	unsigned int	sdram_mode_10;	 /* SDRAM Mode Configuration 10 */
75*91f16700Schasinglulu 	unsigned int	sdram_mode_11;	 /* SDRAM Mode Configuration 11 */
76*91f16700Schasinglulu 	unsigned int	sdram_mode_12;	 /* SDRAM Mode Configuration 12 */
77*91f16700Schasinglulu 	unsigned int	sdram_mode_13;	 /* SDRAM Mode Configuration 13 */
78*91f16700Schasinglulu 	unsigned int	sdram_mode_14;	 /* SDRAM Mode Configuration 14 */
79*91f16700Schasinglulu 	unsigned int	sdram_mode_15;	 /* SDRAM Mode Configuration 15 */
80*91f16700Schasinglulu 	unsigned int	sdram_mode_16;	 /* SDRAM Mode Configuration 16 */
81*91f16700Schasinglulu 	unsigned char	res_240[0x250-0x240];
82*91f16700Schasinglulu 	unsigned int	timing_cfg_8;	 /* SDRAM Timing Configuration 8 */
83*91f16700Schasinglulu 	unsigned int	timing_cfg_9;	 /* SDRAM Timing Configuration 9 */
84*91f16700Schasinglulu 	unsigned int	timing_cfg_10;	 /* SDRAM Timing COnfigurtion 10 */
85*91f16700Schasinglulu 	unsigned char   res_258[0x260-0x25c];
86*91f16700Schasinglulu 	unsigned int	sdram_cfg_3;
87*91f16700Schasinglulu 	unsigned char	res_264[0x270-0x264];
88*91f16700Schasinglulu 	unsigned int	sdram_md_cntl_2;
89*91f16700Schasinglulu 	unsigned char	res_274[0x400-0x274];
90*91f16700Schasinglulu 	unsigned int	dq_map[4];
91*91f16700Schasinglulu 	unsigned char	res_410[0x800-0x410];
92*91f16700Schasinglulu 	unsigned int	tx_cfg[4];
93*91f16700Schasinglulu 	unsigned char	res_810[0xb20-0x810];
94*91f16700Schasinglulu 	unsigned int	ddr_dsr1;	 /* Debug Status 1 */
95*91f16700Schasinglulu 	unsigned int	ddr_dsr2;	 /* Debug Status 2 */
96*91f16700Schasinglulu 	unsigned int	ddr_cdr1;	 /* Control Driver 1 */
97*91f16700Schasinglulu 	unsigned int	ddr_cdr2;	 /* Control Driver 2 */
98*91f16700Schasinglulu 	unsigned char	res_b30[200];
99*91f16700Schasinglulu 	unsigned int	ip_rev1;	 /* IP Block Revision 1 */
100*91f16700Schasinglulu 	unsigned int	ip_rev2;	 /* IP Block Revision 2 */
101*91f16700Schasinglulu 	unsigned int	eor;		 /* Enhanced Optimization Register */
102*91f16700Schasinglulu 	unsigned char	res_c04[252];
103*91f16700Schasinglulu 	unsigned int	mtcr;		 /* Memory Test Control Register */
104*91f16700Schasinglulu 	unsigned char	res_d04[28];
105*91f16700Schasinglulu 	unsigned int	mtp[10];	 /* Memory Test Patterns */
106*91f16700Schasinglulu 	unsigned char	res_d48[184];
107*91f16700Schasinglulu 	unsigned int	data_err_inject_hi; /* Data Path Err Injection Mask Hi*/
108*91f16700Schasinglulu 	unsigned int	data_err_inject_lo;/* Data Path Err Injection Mask Lo*/
109*91f16700Schasinglulu 	unsigned int	ecc_err_inject;	 /* Data Path Err Injection Mask ECC */
110*91f16700Schasinglulu 	unsigned char	res_e0c[20];
111*91f16700Schasinglulu 	unsigned int	capture_data_hi; /* Data Path Read Capture High */
112*91f16700Schasinglulu 	unsigned int	capture_data_lo; /* Data Path Read Capture Low */
113*91f16700Schasinglulu 	unsigned int	capture_ecc;	 /* Data Path Read Capture ECC */
114*91f16700Schasinglulu 	unsigned char	res_e2c[20];
115*91f16700Schasinglulu 	unsigned int	err_detect;	 /* Error Detect */
116*91f16700Schasinglulu 	unsigned int	err_disable;	 /* Error Disable */
117*91f16700Schasinglulu 	unsigned int	err_int_en;
118*91f16700Schasinglulu 	unsigned int	capture_attributes; /* Error Attrs Capture */
119*91f16700Schasinglulu 	unsigned int	capture_address; /* Error Addr Capture */
120*91f16700Schasinglulu 	unsigned int	capture_ext_address; /* Error Extended Addr Capture */
121*91f16700Schasinglulu 	unsigned int	err_sbe;	 /* Single-Bit ECC Error Management */
122*91f16700Schasinglulu 	unsigned char	res_e5c[164];
123*91f16700Schasinglulu 	unsigned int	debug[64];	 /* debug_1 to debug_64 */
124*91f16700Schasinglulu };
125*91f16700Schasinglulu #endif /* DDR_IMMAP_H */
126